CD4067B, CD4097B SCHS052D - JUNE 2003 - REVISED AUGUST 2024 # CD40x7B CMOS Analog Multiplexers or Demultiplexers #### 1 Features - High-voltage types (20V rating) - CD4067B single 16-channel multiplexer or demultiplexer - Low ON resistance: 125Ω (typ) over 15V<sub>p-p</sub> signalinput range for $V_{DD}-V_{SS} = 15V$ - High OFF resistance: channel leakage of $\pm 10$ pA (typ) at $V_{DD} - V_{SS} = 10V$ - Matched switch characteristics: $R_{ON} = 5\Omega$ (typ) for $V_{DD} - V_{SS} = 15V$ - Very low quiescent power dissipation under all digital-control input and supply conditions: $0.2\mu W \text{ (typ)}$ at $V_{DD} - V_{SS} = 10V$ - Binary address decoding on chip - 5V, 10V, and 15V parametric ratings - 100% tested for quiescent current at 20V - Standardized symmetrical output characteristics - Maximum input current of 1µA at 18V over full package temperature range: 100nA at 18V and 25°C - Meets all requirements of JEDEC tentative standard No. 13-B, Standard Specifications for Description of "B" Series CMOS Devices ## 2 Applications - Analog signal and digital multiplexing - Transmission-gate logic implementation - A/DI and D/A conversion - Signal gating ### 3 Description CD40x7B **CMOS** analog multiplexers demultiplexers are digitally controlled analog switches having low ON impedance, low OFF leakage current, and internal address decoding. When these devices are used as demultiplexers, the channel in or out terminals are the outputs and the common out or in terminals are the inputs. In addition, the ON resistance is relatively constant over the full inputsignal range. The CD4067B is a 16-channel multiplexer with four binary control inputs, A, B, C, D, and an inhibit input, arranged so that any combination of the inputs selects one switch. A logic "1" present at the inhibit input turns all channels off. The CD40x7B types are supplied in 24-lead hermetic dual-in-line ceramic packages (F3A suffix), 24-lead dual-in-line plastic packages (E suffix), 24-lead smalloutline packages (M, M96, and NSR suffixes), and 24lead thin shrink small-outline packages (P and PWR suffixes). ### **Device Information** | PART NUMBER | CHANNEL | PACKAGE (1) | |-------------|------------------------------|----------------| | | | PW (TSSOP, 24) | | | 8:1 differential multiplexer | DW (SOIC, 24) | For more information, see Section 11. ## **Table of Contents** | 1 Features | 1 | 7.1 Functional Block Diagram | 12 | |--------------------------------------|---|------------------------------------------------------|----| | 2 Applications | 1 | 7.2 Device Functional Modes | | | 3 Description | 1 | 8 Application and Implementation | 14 | | 4 Pin Configuration and Functions | | 8.1 Application Information | 14 | | 5 Specifications | 5 | 8.2 Typical Application | 14 | | 5.1 Absolute Maximum Ratings | | 9 Device and Documentation Support | | | 5.2 ESD Ratings | | 9.1 Receiving Notification of Documentation Updates. | | | 5.3 Recommended Operating Conditions | | 9.2 Support Resources | 15 | | 5.4 Thermal Information | | 9.3 Trademarks | | | 5.5 Electrical Characteristics | 6 | 9.4 Electrostatic Discharge Caution | 1 | | 5.6 AC Performance Characteristics | 8 | 9.5 Glossary | | | 5.7 Typical Characteristics | 8 | 10 Revision History | | | 6 Parameter Measurement Information | | 11 Mechanical, Packaging, and Orderable | | | 6.1 Test Circuits | 9 | Information | 15 | | 7 Detailed Description | | | | ## **4 Pin Configuration and Functions** Figure 4-1. CD4067B 24 Pins (Top View) **Table 4-1. Function Table** | | | | D4067 TRUTH TAB | | | | | | | |---|------------------------------|---|-----------------|---|------|--|--|--|--| | Α | A B C D inh Selected Channel | | | | | | | | | | X | X | Х | X | 1 | None | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | | | | | | 0 | 1 | 0 | 0 | 0 | 2 | | | | | | 1 | 1 | 0 | 0 | 0 | 3 | | | | | | 0 | 0 | 1 | 0 | 0 | 4 | | | | | | 1 | 0 | 1 | 0 | 0 | 5 | | | | | | 0 | 1 | 1 | 0 | 0 | 6 | | | | | | 1 | 1 | 1 | 0 | 0 | 7 | | | | | | 0 | 0 | 0 | 1 | 0 | 8 | | | | | | 1 | 0 | 0 | 1 | 0 | 9 | | | | | | 0 | 1 | 0 | 1 | 0 | 10 | | | | | | 1 | 1 | 0 | 1 | 0 | 11 | | | | | | 0 | 0 | 1 | 1 | 0 | 12 | | | | | | 1 | 0 | 1 | 1 | 0 | 13 | | | | | | 0 | 1 | 1 | 1 | 0 | 14 | | | | | | 1 | 1 | 1 | 1 | 0 | 15 | | | | | **Table 4-2. Function Table** | CD4097 TRUTH TABLE | | | | | | | | | | |--------------------|--------------------------|---|---|--------|--|--|--|--|--| | Α | A B C inh Selected Chann | | | | | | | | | | Х | X | X | 1 | None | | | | | | | 0 | 0 | 0 | 0 | 0X, 0Y | | | | | | | 1 | 0 | 0 | 0 | 1X, 1Y | | | | | | | 0 | 1 | 0 | 0 | 2X, 2Y | | | | | | | 1 | 1 | 0 | 0 | 3X, 3Y | | | | | | | 0 | 0 | 1 | 0 | 4X, 4Y | | | | | | | 1 | 0 | 1 | 0 | 5X, 5Y | | | | | | | 0 | 1 | 1 | 0 | 6X, 6Y | | | | | | | 1 | 1 | 1 | 0 | 7X, 7Y | | | | | | ### 5 Specifications ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|------------------------------------------------|----------------------|----------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> | | | 20 | V | | V <sub>DD</sub> | Supply voltage | -0.5 | 20 | V | | V <sub>SS</sub> | | -20 | 0.5 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (EN, Ax, SELx) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -20 | 20 | mA | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±200 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. ### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|----------|------| | $V_{DD} - V_{SS}^{(1)}$ | Power supply voltage differential | 3 | 18 | V | | $V_{DD}$ | Positive power supply voltage | 3 | 18 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | $V_{DD}$ | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -10 | 10 | mA | | T <sub>A</sub> | Ambient temperature | <b>–</b> 55 | 125 | °C | (1) $V_{DD}$ and $V_{SS}$ can be any value as long as $3V \le (V_{DD} - V_{SS}) \le 24V$ , and the minimum $V_{DD}$ is met. <sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### **5.4 Thermal Information** | | | CD406x | CD406x | | |-----------------------|----------------------------------------------|----------|------------|------| | THERMAL METRIC(1) | | D (SOIC) | PW (TSSOP) | UNIT | | | | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 109.7 | 101.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 69.4 | 44.3 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 67.9 | 68.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25.8 | 3.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 67.1 | 67.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100\Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST<br>CONDITIONS | TEST<br>CONDITIONS | TEST<br>CONDITIONS | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------|---------------------------------------------------------------|------------------------|------------------------|--------------------|-----|-----|------|------| | SIGNAL INF | PUTS (V <sub>IS</sub> ) AND OUTPUTS (V <sub>OS</sub> ) | | | | | | | ' | | | | | | T <sub>A</sub> = -55°C | | | | | 13 | | | | | | T <sub>A</sub> = -40°C | | | | | 13 | | | | | $V_{is} = 0 \text{ to } 5V$<br>$V_{DD} = 5V$ | T <sub>A</sub> = 25°C | | | | 5 | 14.5 | | | | | VDD OV | T <sub>A</sub> = 85°C | | | | | 150 | | | | | | T <sub>A</sub> = 125°C | | | | | 150 | | | | | | T <sub>A</sub> = -55°C | | | | | 14 | | | | | | T <sub>A</sub> = -40°C | | | | | 14 | | | | | $V_{is} = 0 \text{ to } 5V$<br>$V_{DD} = 10V$ | T <sub>A</sub> = 25°C | | | | 6 | 15.5 | | | | | VDD - 10V | T <sub>A</sub> = 85°C | | | | | 300 | | | Quiescent Device Current | | T <sub>A</sub> = 125°C | | | | | 300 | | | | | | T <sub>A</sub> = -55°C | | | | | 20 | μA | | | | | | T <sub>A</sub> = -40°C | | | | | 20 | | | | | $V_{is} = 0 \text{ to } 5V$<br>$V_{DD} = 15V$ | T <sub>A</sub> = 25°C | | | | 6 | 20 | | | | | V <sub>DD</sub> - 15V | T <sub>A</sub> = 85°C | | | | | 600 | | | | | | T <sub>A</sub> = 125°C | | | | | 600 | | | | | | T <sub>A</sub> = -55°C | | | | | 100 | | | | | | T <sub>A</sub> = -40°C | | | | | 100 | | | | | $V_{is} = 0 \text{ to } 5V$<br>$V_{DD} = 20V$ | T <sub>A</sub> = 25°C | | | | 7 | 100 | | | | | V <sub>DD</sub> - 20V | T <sub>A</sub> = 85°C | | | | | 3000 | | | | | | T <sub>A</sub> = 125°C | | | | | 3000 | | | | | | | T <sub>A</sub> = -55°C | | | | 800 | | | | | | | T <sub>A</sub> = -40°C | | | | 850 | | | | | | V <sub>DD</sub> = 5V | T <sub>A</sub> = 25°C | | | 470 | 1050 | | | | | | | T <sub>A</sub> = 85°C | | | | 1200 | | | | | | | T <sub>A</sub> = 125°C | | | | 1300 | | | | | | | T <sub>A</sub> = -55°C | | | | 310 | | | | | to (V <sub>DD</sub> -V <sub>SS</sub> )/2 , | | T <sub>A</sub> = -40°C | | | | 330 | | | r <sub>ON</sub> | ON Resistance r <sub>ON</sub> Max | $V_C = V_{DD}$ ,<br>RL = 10k $\Omega$ | V <sub>DD</sub> = 10V | T <sub>A</sub> = 25°C | | | 180 | 400 | Ω | | | | returned V <sub>is</sub> = V <sub>SS</sub> to V <sub>DD</sub> | | T <sub>A</sub> = 85°C | | | | 520 | | | | | IO VDD | | T <sub>A</sub> = 125°C | | | | 550 | 1 | | | | | T <sub>A</sub> = -55°C | | | | 200 | | | | | | | | T <sub>A</sub> = -40°C | | | | 210 | | | | | | V <sub>DD</sub> = 15V | T <sub>A</sub> = 25°C | | | 125 | 240 | | | | | | | T <sub>A</sub> = 85°C | | | | 300 | | | | | | V <sub>DD</sub> = 15V | T <sub>A</sub> = 125°C | | | | 320 | | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **5.5 Electrical Characteristics (continued)** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100\Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | TEST<br>CONDITIONS | TEST<br>CONDITIONS | TEST<br>CONDITIONS | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|---------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|------------|--------|--------------------------|------| | | On-state resistance diffe | rence between any | | V <sub>DD</sub> = 5V | | | | 15 | | | | ΔR <sub>ON</sub> | On-state resistance difference between any two switches | On-state<br>resistance<br>difference<br>between any two<br>switches | $R_L = 10k\Omega, V_C = VDD$ | V <sub>DD</sub> = 10V | | | | 10 | | Ω | | | On-state resistance<br>difference between any<br>two switches | On-state<br>resistance<br>difference<br>between any two<br>switches | | V <sub>DD</sub> = 15V | | | | 5 | | | | | | | | | T <sub>A</sub> = -55°C | | | | ± 100 | | | | | | | | T <sub>A</sub> = -40°C | | , | | ± 100 | | | | Leakage Current: Any Channe | | | V <sub>DD</sub> - V <sub>SS</sub> = 18V | T <sub>A</sub> = 25°C | _ | | ± 0.1 | ± 100 <sup>(2)</sup> | nA | | or ALL Chanr | nels OFF (COMMON OUT/IN) ( | Max) | | DD 00 | T <sub>A</sub> = 85°C | | | | ±<br>1000 <sup>(2)</sup> | | | | | | | | T <sub>A</sub> = 125°C | | | | 1000 <sup>(2)</sup> | | | C <sub>IS</sub> | Input capacitance | V <sub>S</sub> = 0V<br>f = 1MHz<br>CD4067 | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | | 5 | | pF | | C <sub>OS</sub> | Output capacitance | V <sub>S</sub> = 0V<br>f = 1MHz<br>CD4067 | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | | 55 | | pF | | Cos | Output capacitance | V <sub>S</sub> = 0V<br>f = 1MHz<br>CD4097 | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC = V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC = V <sub>SS</sub> = -5V | V <sub>DD</sub> = 5V, VC =<br>V <sub>SS</sub> = -5V | | 35 | | pF | | C <sub>IOS</sub> | Feed through | V <sub>S</sub> = 0V<br>f = 1MHz | V <sub>DD</sub> = 5V, VC = | V <sub>DD</sub> = 5V, VC = | V <sub>DD</sub> = 5V, VC = | V <sub>DD</sub> = 5V, VC = | | 0.2 | | pF | | | | I - IIVINZ | V <sub>SS</sub> = -5V | $V_{SS} = -5V$ $V_{DD} = 5V$ | V <sub>SS</sub> = -5V | V <sub>SS</sub> = -5V | | | 3.5 | V | | V <sub>IHC</sub> | C Control input, high voltage | | See Figure 6-1 | V <sub>DD</sub> = 10V | | | | | 7 | V | | 1110 | | | | V <sub>DD</sub> = 15V | | | | | 11 | V | | | | | | V <sub>DD</sub> = 5V | | | 1 | | | V | | $V_{ILC}$ | Control input, low voltage (max) | | | V <sub>DD</sub> = 10V | | | 1 | | | V | | | | | | V <sub>DD</sub> = 15V | | | 1 | | | V | | | | | | T <sub>A</sub> = -55°C | | | -0.1 | | 1 | | | | Input current (max) | | $V_{is} \le V_{DD}, V_{DD} -$ | T <sub>A</sub> = -40°C | | | -0.1 | | 1 | | | I <sub>IN</sub> | Input current (max) | Input current | V <sub>SS</sub> = 18V, V <sub>CC</sub> ≤ V <sub>DD</sub> - V <sub>SS</sub> V <sub>DD</sub> = 18V | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 85°C | | | -0.1<br>-1 | 0.0001 | 1 | μA | | | Input current (max) | Input current (max) | 100 | T <sub>A</sub> = 125°C | | | -1 | | 1 | | | C <sub>IN</sub> | Input Capacitance | , | | | | | | 5 | 7.5 | pF | | | -3dB cutoff frequency | CD4067 | V <sub>C</sub> = V <sub>DD</sub> = 5V, V <sub>S</sub> | <sub>S</sub> = -5V, V <sub>is(p-p)</sub> = 5V | (sine wave centered | d on 0V), R <sub>I</sub> = 1kΩ | | 14 | | | | BW | (switch on) | CD4097 | Common Out/In | ι (φ p) | | , - | | 20 | | MHz | | | -3dB cutoff frequency (s | switch on) | Any channel | $_{S} = -5V, V_{is(p-p)} = 5V$ | | | | 60 | | | | | Total Harmonia | Total Harmonia | f <sub>is</sub> = 1-kHz sine wa | | | | | 0.3 | | | | THD | Total Harmonic<br>Distortion | Total Harmonic<br>Distortion | $\begin{split} &V_C = V_{DD} = 10V, \ V_{SS} = 0V, \ V_{ls(p-p)} = 3V \ (\text{sine wave centered on 0V}), \ R_L = 10k\Omega, \\ &f_{ls} = 1\text{-kHz sine wave} \\ &V_C = V_{DD} = 15V, \ V_{SS} = 0V, \ V_{ls(p-p)} = 5V \ (\text{sine wave centered on 0V}), \ R_L = 10k\Omega, \end{split}$ | | | | | 0.2 | | % | | | | | $v_{\rm C}^2 - v_{\rm DD}^2 - i \sigma v$ , $v_{\rm is}(p-p) = \sigma v$ (sine wave cornered on $\sigma v$ ), $v_{\rm C} = i \sigma k z$ , $f_{\rm is} = 1$ -kHz sine wave | | | | | 0.12 | | | | | –40dB feed through<br>frequency (switch off) | CD4067 | V <sub>C</sub> = V <sub>DD</sub> = 5V, V <sub>S</sub> | $C_C = V_{DD} = 5V$ , $V_{SS} = -5V$ , $V_{is(p-p)} = 5V$ (sine wave centered on 0V), $R_L = 1k\Omega$ | | | | 20 | | | | OISO | -40dB feed through fred | CD4097<br>juency (switch off) | | $_{S} = -5V, V_{is(p-p)} = 5V$ | (sine wave centered | d on 0V), R <sub>L</sub> = 1kΩ | 12 | | MHz | | | | | Any 2 Channels | , any onaillion | | | | | 1 | | | | XTALK | -40dB crosstalk frequency | CD4097 on<br>Common | $V_C = V_{DD} = 5V, V_{SS}$ | $_{S} = -5V, V_{is(p-p)} = 5V$ | (sine wave centered | d on 0V), $R_L = 1k\Omega$ | | 10 | | MHz | | | | CD4097 on Any | 1 | | | | | 18 | | | ### 5.5 Electrical Characteristics (continued) Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100\Omega$ , (unless otherwise noted)<sup>(1)</sup> | PARAMETER | TEST<br>CONDITIONS | TEST<br>CONDITIONS | TEST<br>CONDITIONS | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|---------------------------------------------|-----------------------------------------------------------|--------------------|--------------------|-----|-----|-----|------| | Crosstalk (control input | o signal output) V <sub>C</sub> = 10V (squa | $V_C = 10V$ (square wave), $R_L = 10k\Omega V_{DD} = 10V$ | | | | 75 | | mV | - Peak-to-Peak voltage symmetrical about (V<sub>DD</sub> V<sub>EE</sub>) / 2. - Determined by minimum feasible leakage measurement for automatic testing. ### 5.6 AC Performance Characteristics $V_{DD}$ = +15V, $V_{SS}$ = $V_{EE}$ = 0V, $T_A$ = 25°C (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-------------------------------|--------------|---------------|--------------------------------------------------------------|-----------------|-----|-----|-----|------| | | | | | 5V | | 30 | 60 | | | t <sub>pd</sub> | Signal Input | Signal Output | $R_L = 1K\Omega$ | 10V | | 15 | 30 | ns | | | | | | 15V | | 7 | 20 | | | | | | | 5V | | 325 | 650 | | | t <sub>plh</sub> | Signal Input | Signal Output | $V_{IN} = V_{DD}$ , $C_L = 50 \text{ pF}$ , $R_L = 1k\Omega$ | 10V | | 135 | 270 | ns | | | | | | 15V | | 95 | 190 | | | | | | | 5V | | 220 | 440 | | | t <sub>phl</sub> Signal Input | Signal Input | Signal Output | $V_{IN} = V_{DD}$ , $C_L = 50 \text{ pF}$ , $R_L = 1k\Omega$ | 10V | | 90 | 180 | ns | | | 11 - 1132 | 15V | - | 65 | 130 | | | | ### 5.7 Typical Characteristics Figure 5-2. System Settling Time vs Signal Voltage Figure 5-4. Source Voltage Input vs Drain Voltage Output ### **6 Parameter Measurement Information** ### **6.1 Test Circuits** Figure 6-1. OFF Channel Leakage Current - Any Channel OFF Figure 6-2. Input Voltage –Measure <2µA on all OFF Channels (For Example, Channel 12) Figure 6-3. OFF Channel Leakage Current - All Channels OFF Figure 6-4. Quiescent Device Current Figure 6-5. Turn-on and Turn-off Propagation Delay – Address Select Input to Signal Output (For Example,, Measured on Channel 0) Figure 6-6. Turn-on and Turn-off Propagation Delay – Inhibit Input to Signal Output (For Example,, Measured on Channel 1) Figure 6-7. Channel ON Resistance Measurement Circuit Submit Document Feedback Figure 6-8. Propagation Delay Waveform Channel Being turned ON ( $R_L$ = 10k $\Omega$ , $C_L$ = 50 pF) Figure 6-9. Propagation Delay Waveform Channel Being turned OFF ( $R_L$ = 300 $\Omega$ , $C_L$ = 50 pF) # 7 Detailed Description # 7.1 Functional Block Diagram Figure 7-2. CD4097 ### 7.2 Device Functional Modes **Table 7-1. Function Table** | | CD4067 TRUTH TABLE | | | | | | | | | | | |---|--------------------|---|---|-----|------------------|--|--|--|--|--|--| | Α | В | С | D | inh | Selected Channel | | | | | | | | X | X | X | X | 1 | None | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | | | | | | | | 0 | 1 | 0 | 0 | 0 | 2 | | | | | | | | 1 | 1 | 0 | 0 | 0 | 3 | | | | | | | | 0 | 0 | 1 | 0 | 0 | 4 | | | | | | | | 1 | 0 | 1 | 0 | 0 | 5 | | | | | | | | 0 | 1 | 1 | 0 | 0 | 6 | | | | | | | | 1 | 1 | 1 | 0 | 0 | 7 | | | | | | | | 0 | 0 | 0 | 1 | 0 | 8 | | | | | | | | 1 | 0 | 0 | 1 | 0 | 9 | | | | | | | | 0 | 1 | 0 | 1 | 0 | 10 | | | | | | | | 1 | 1 | 0 | 1 | 0 | 11 | | | | | | | | 0 | 0 | 1 | 1 | 0 | 12 | | | | | | | | 1 | 0 | 1 | 1 | 0 | 13 | | | | | | | | 0 | 1 | 1 | 1 | 0 | 14 | | | | | | | | 1 | 1 | 1 | 1 | 0 | 15 | | | | | | | ### **Table 7-2. Function Table** | | CD4097 TRUTH TABLE | | | | | | | | | | | | |------------------|-----------------------|-----------------------|-----------------------|------------------------------------------------|--|--|--|--|--|--|--|--| | Α | В | С | inh | Selected Channel | | | | | | | | | | X<br>0<br>1<br>0 | X<br>0<br>0<br>1 | X<br>0<br>0<br>0 | 1<br>0<br>0<br>0 | None<br>0X, 0Y<br>1X, 1Y<br>2X, 2Y | | | | | | | | | | 1<br>0<br>1<br>0 | 1<br>0<br>0<br>1<br>1 | 0<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0 | 3X, 3Y<br>4X, 4Y<br>5X, 5Y<br>6X, 6Y<br>7X, 7Y | | | | | | | | | ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information ### 8.1.1 Special Considerations In applications where separate power sources are used to drive $V_{DD}$ and the signal inputs, the $V_{DD}$ current capability should exceed $V_{DD}/R_L$ ( $R_L$ = effective external load). This provision avoids permanent current flow or clamp action on the $V_{DD}$ supply when power is applied or removed from the CD40x7B. When switching from one address to another, some of the ON periods of the channels of the multiplexers will overlap momentarily, which may be objectionable in certain applications. Also, when a channel is turned on or off by an address input, there is a momentary conductive path from the channel to $V_{SS}$ , which will dump some charge from any capacitor connected to the input or output of the channel. the inhibit input turning on a channel will similarly dump some charge to $V_{SS}$ . The amount of charge dumped is mostly a function of the signal lave above $V_{SS}$ . Typically, at $V_{DD}$ – $V_{SS}$ = 10V, a 100pF capacitor connected to the input or output of the channel will lose 3-4% of its voltage at the moment the channel turns on or off. This loss of voltage is essentially independent of the address or inhibit signal transition time, if the transition time is less than 1-2 $\mu$ s. When the inhibit signal turns a channel off, there is no charge dumping to $V_{SS}$ . Rather, there is a slight rise in the channel voltage level (65mV typical) due to capacitive coupling from inhibit input to channel input or output. Address inputs also couple some voltage steps onto the channel signal levels. In certain applications, the external load-resistor current may include both $V_{DD}$ and signal-line components. To avoid drawing $V_{DD}$ current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8V (calculated from RTON values shown in *Electrical Characteristics* tables). No $V_{DD}$ current will flow through $R_L$ if the switch current flows into terminal 1 on the CD4067B, terminals 1 and 17 on the CD4097B. #### 8.2 Typical Application Figure 8-1. 18-24-to-1 MUX Addressing Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 9 Device and Documentation Support ### 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision C (July 2024) to Revision D (August 2024) | Page | |---|------------------------------------------------------------------------------------------------|------| | • | Added Settling Time plots | 88 | | С | hanges from Revision B (June 2003) to Revision C (July 2024) | Page | | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Changed max and typ IDD for lower supply voltages | 6 | | _ | Orlanged max and typ IDD for lower supply voltages | 🗸 | | • | Changed max IIN at low temperature | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | CD4067BF | Active | Production | CDIP (J) 24 | 15 TUBE | No | Call TI | N/A for Pkg Type | -55 to 125 | CD4067BF | | CD4067BF.A | Active | Production | CDIP (J) 24 | 15 TUBE | No | Call TI | N/A for Pkg Type | -55 to 125 | CD4067BF | | CD4067BF3A | Active | Production | CDIP (J) 24 | 15 TUBE | No | Call TI | N/A for Pkg Type | -55 to 125 | CD4067BF3A | | CD4067BF3A.A | Active | Production | CDIP (J) 24 | 15 TUBE | No | Call TI | N/A for Pkg Type | -55 to 125 | CD4067BF3A | | CD4067BM | Obsolete | Production | SOIC (DW) 24 | - | - | Call TI | Call TI | -55 to 125 | CD4067BM | | CD4067BM96 | Active | Production | SOIC (DW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4067BM | | CD4067BM96.A | Active | Production | SOIC (DW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4067BM | | CD4067BM96G4 | Obsolete | Production | SOIC (DW) 24 | - | - | Call TI | Call TI | -55 to 125 | CD4067BM | | CD4067BPW | Obsolete | Production | TSSOP (PW) 24 | - | - | Call TI | Call TI | -55 to 125 | CM067B | | CD4067BPWR | Active | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM067B | | CD4067BPWR.A | Active | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM067B | | CD4097BF | Active | Production | CDIP (J) 24 | 15 TUBE | No | Call TI | N/A for Pkg Type | -55 to 125 | CD4097BF | | CD4097BF.A | Active | Production | CDIP (J) 24 | 15 TUBE | No | Call TI | N/A for Pkg Type | -55 to 125 | CD4097BF | | CD4097BM | NRND | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4097BM | | CD4097BM.A | NRND | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4097BM | | CD4097BME4 | NRND | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4097BM | | CD4097BMG4 | NRND | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4097BM | | CD4097BPW | NRND | Production | TSSOP (PW) 24 | 60 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM097B | | CD4097BPW.A | NRND | Production | TSSOP (PW) 24 | 60 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM097B | | CD4097BPWR | NRND | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM097B | | CD4097BPWR.A | NRND | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM097B | | CD4097BPWRE4 | NRND | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM097B | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. ### PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4067B, CD4067B-MIL, CD4097B, CD4097B-MIL: Catalog: CD4067B, CD4097B Military: CD4067B-MIL, CD4097B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jun-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4067BM96 | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | CD4067BPWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jun-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4067BM96 | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | | CD4067BPWR | TSSOP | PW | 24 | 2000 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jun-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD4097BM | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD4097BM.A | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD4097BME4 | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD4097BMG4 | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD4097BPW | PW | TSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | CD4097BPW.A | PW | TSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | 4040084/C 10/97 #### J (R-GDIP-T\*\*) #### 24 PINS SHOWN ### **CERAMIC DUAL-IN-LINE PACKAGE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin). - D. This package can be hermetically sealed with a ceramic lid using glass frit. - E. Index point is provided on cap for terminal identification. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. DW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated