UCC25600 SLUS846D - SEPTEMBER 2008 - REVISED AUGUST 2024 # **UCC25600 8-Pin High-Performance Resonant Mode Controller** #### 1 Features - Variable switching frequency control - Programmable minimum switching frequency with 4% accuracy (3% accuracy at temperature range: -20°C to 105°C) - Programmable maximum switching frequency - Programmable dead time for best efficiency - Programmable soft-start time - Easy ON and OFF control - Overcurrent Pprotection - Overtemperature protection - Bias voltage UVLO and overvoltage protection - Integrated gate driver with 0.4-A source and 0.8-A sink capability - Operating temperature range: -40°C to 125°C - SOIC 8-Pin package ### 2 Applications - 100W to 1kW power supplies - LCD, Plasma, and DLP® TVs - Adaptors, computing, and ATX power supplies - Home audio systems - Electronic lighting ballasts ## 3 Description The UCC25600 high performance, resonant mode controller is designed for dc-to-dc applications using resonant topologies, especially the LLC halfbridge resonant converter. This highly integrated controller implements frequency modulation control and complete system functions in only an 8-pin package. Switching to the UCC25600 will greatly simplify the system design and layout, and improve time to market, all at a price point lower than competitive 16-pin device offerings. The internal oscillator supports the switching frequencies from 40 kHz to 350 kHz. This highaccuracy oscillator realizes the minimum switching frequency limiting with 4% tolerance, allowing the designer to avoid over-design of the power stage and, thus, further reducing overall system cost. The programmable dead time enables zero-voltage switching with minimum magnetizing current. This maximizes system efficiency across a variety of applications. The programmable soft-start timer maximizes design flexibility demanded by the varied requirements of end equipment using a half-bridge topology. By incorporating a 0.4-A source and 0.8-A sink driving capability, a low cost, reliable gate driver transformer is a real option. The UCC25600 delivers complete system protection functions including overcurrent, UVLO, bias supply OVP, and overtemperature protection. ### Device Information (1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | UCC25600 | SOIC (8) | 3.91 mm × 4.90 mm | For all available packages, see the orderable addendum at the end of the data sheet. Typical Application Diagram ## **Table of Contents** | 1 Features | 1 | 7.4 Device Functional Modes | 13 | |-----------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|------| | 2 Applications | | 8 Application and Implementation | | | 3 Description | | 8.1 Application Information | | | 4 Revision History | | 8.2 Typical Application | | | 5 Pin Configuration and Functions | | 9 Power Supply Recommendations | | | 6 Specifications | | 10 Layout | | | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | | | 6.2 ESD Ratings | | 10.2 Layout Example | | | 6.3 Recommended Operating Conditions | | 11 Device and Documentation Support | | | 6.4 Thermal Information | | 11.1 Support Resources | | | 6.5 Electrical Characteristics | | 11.2 Trademarks | | | 6.6 Typical Characteristics | | 11.3 Electrostatic Discharge Caution | | | 7 Detailed Description | | 12 Glossary | | | 7.1 Overview | | 13 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | | Information | 24 | | 7.3 Feature Description | | | | | 4 Revision History NOTE: Page numbers for previous revisions n Changes from Revision C (July 2015) to Re | - | | Page | | | | | | | <ul> <li>Updated the numbering format for tables, f</li> </ul> | | | | | | igures, and | | | | Changes from Revision B (June 2011) to Re | | <del>-</del> | | | | evision C | <del>-</del> | 1 | | Added ESD Ratings table, Feature Descrip | evision C | (July 2015)<br>on, Device Functional Modes, Application and | 1 | | <ul> <li>Added ESD Ratings table, Feature Descrip<br/>Implementation section, Power Supply Red</li> </ul> | evision Contion section commenda | (July 2015) In, Device Functional Modes, Application and Itions section, Layout section, Device and | Page | | <ul> <li>Added ESD Ratings table, Feature Descrip<br/>Implementation section, Power Supply Red</li> </ul> | evision Contion section commenda | (July 2015)<br>on, Device Functional Modes, Application and | Page | | <ul> <li>Added ESD Ratings table, Feature Descrip<br/>Implementation section, Power Supply Red</li> </ul> | evision Contion section commenda | (July 2015) In, Device Functional Modes, Application and Itions section, Layout section, Device and | Page | Changed Operating Temperature Range to match the Electrical Specifications......1 Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # **5 Pin Configuration and Functions** Figure 5-1. D Package 8-Pin SOIC Top View **Table 5-1. Pin Functions** | | PIN I/O | | DESCRIPTION | | | |------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | DT | 1 | 1 | This pin sets the dead time of high-side and low-side switch driving signals. Connect a resistor to ground. With internal 2.25-V voltage reference, the current flowing through the resistor sets the dead time. To prevent shoot through when this pin is accidentally shorted to ground, the minimum dead time is set to 120 ns. Any dead time setting less than 120 ns will automatically have 120-ns dead time. | | | | GD1 | 8 | 0 | High-side and low-side switch gate driver. Connect gate driver transformer primary side to these | | | | GD2 | 5 | | two pins to drive the half-bridge. | | | | GND | 6 | _ | Ground | | | | ос | 3 | I | Overcurrent protection pin. When the voltage on this pin is above 1 V, gate driver signals ar actively pulled low. After the voltage falls below 0.6 V, the gate driver signal recovers with soft-start. When OC pin voltage is above 2 V, the device is latched off. Bringing VCC below UVLO level resets the overcurrent latch to off. | | | | RT | 2 | ı | The current flowing out of this pin sets the frequency of the gate driver signals. Connect the opto-coupler collector to this pin to control the switching frequency for regulation purposes. Parallel a resistor to ground to set the minimum current flowing out of the pin and set the minimum switching frequency. To set the maximum switching frequency limiting, simply series a resistor with the opto-coupler transistor. This resistor sets the maximum current flowing out of the pin and limits the maximum switching frequency. | | | | SS | 4 | I | Soft-start pin. This pin sets the soft-start time of the system. Connect a capacitor to ground. Pulling this pin below 1 V will disable the device to allow easy ON/OFF control. The soft-start function is enabled after all fault conditions, including bias supply OV, UVLO, overcurrent protection, and overtemperature protection. | | | | vcc | 7 | _ | Bias Supply. Connect this pin to a power supply less than 20 V. Parallel a 1-μF capacitor to ground to filter out noise. | | | ## **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | MIN | MAX | UNIT | |------------------------------------------------|------|------------|------| | Supply voltage, VCC | | 22 | V | | Voltage, GD1, GD2 | -0.5 | VCC + 0.5 | V | | Gate drive current – continuous, GD1, GD2 | | ±25 | mA | | Current, RT | | <b>–</b> 5 | mA | | Current, DT | | -0.7 | mA | | Lead temperature (10 seconds) | | 260 | °C | | Operating junction temperature, T <sub>J</sub> | -40 | 125 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |---|-------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | \ | $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |-----------------------------------------------|------|---------|------| | VCC input voltage from a low-impedance source | 11.5 | 18.0 | V | | RT resistance | 1 | 8.666 | kΩ | | DT resistance | 3.3 | 39 | kΩ | | SS capacitor | 0.01 | 1 | μF | ### **6.4 Thermal Information** | | | UCC25600 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 118.5 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 72.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 58.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 24.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 58.4 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|-------|------------|-------|-------|--| | BIAS SUP | PLY (VCC) | | | | - | | | | | VCC current, disabled | SS = 0 V | | 1 | 1.5 | mA | | | | VCC current, enabled | SS = 5 V, C <sub>GD1</sub> = C <sub>GD2</sub> = 1 nF | 2.5 | 5 | 7.5 | mA | | | | VCC current, UVLO | VCC = 9 V | | 100 | 400 | μA | | | | UVLO turn-on threshold | Measured at VCC rising | 9.9 | 10.5 | 11.1 | V | | | $V_{UVLO}$ | UVLO turn-off threshold | Measured at VCC falling | 8.9 | 9.5 | 10.1 | V | | | | UVLO hysteresis | Measured at VCC | 0.7 | 1 | 1.3 | V | | | | OVP turn-off threshold | Measured at VCC rising | 18 | 20 | 22 | V | | | $V_{OVP}$ | OVP turn-on threshold | Measured at VCC falling | 16 | 18 | 20 | V | | | | OVP hysteresis | Measured at VCC | 1.5 | 2 | 2.5 | V | | | DEAD TIM | IE (DT) | | | | | | | | T <sub>DT</sub> | Dead time | $R_{DT} = 16.9 \text{ k}\Omega$ | 390 | 420 | 450 | ns | | | OSCILLAT | TOR | | | | | | | | _ | Minimum switching frequency at | -40°C to 125°C | 40.04 | 41.70 | 43.36 | | | | F <sub>SW(min)</sub> | GD1, GD2 | –20°C to 105°C | 40.45 | 41.70 | 42.95 | kHz | | | K <sub>ICO</sub> | Switching frequency gain/I (RT) | $R_{RT} = 4.7 \text{ k}\Omega$ , $I_{RT} = 0 \text{ to } 1 \text{ mA}$ | 60 | 80 | 100 | Hz/µA | | | | GD1, GD2 on time mismatching | | -50 | | 50 | ns | | | - | Switching frequency starting burst mode | SS = 5 V | 300 | 350 | 400 | kHz | | | F <sub>SW_BM</sub> | Switching frequency to come out of burst mode | SS = 5 V | 280 | 330 | 380 | kHz | | | _ | | -40°C to 125°C | 122 | 142.5 | 162 | 1.11- | | | F <sub>SW(start)</sub> | Switching frequency at soft-start | -20°C to 105°C | 125 | 142.5 | 160 | kHz | | | EXTERNA | L DISABLE/SOFT START | | | | | | | | | Enable threshold | Measure at SS rising | 1.1 | 1.2 | 1.3 | V | | | | Disable threshold | Measured at SS falling | 0.85 | 1 | 1.1 | V | | | | Disable hysteresis | Measured at SS | 0.15 | | 0.35 | V | | | | Disable prop. delay | Measured between SS (falling) and GD2 (falling) | 250 | 500 | 750 | ns | | | | 0 | V <sub>SS</sub> = 0.5 V | -225 | -175 | -125 | 4 | | | I <sub>SS</sub> | Source current on ISS pin | V <sub>SS</sub> = 1.35 V | -5.5 | <b>-</b> 5 | -4.5 | μA | | | PEAK CU | RRENT LIMIT | | | | ' | | | | V <sub>OC1(off)</sub> | Level 1 overcurrent threshold – V <sub>OC</sub> rising | | 0.9 | 1 | 1.1 | V | | | V <sub>OC2(off)</sub> | Level 2 overcurrent latch threshold – V <sub>OC</sub> rising | | 1.8 | 2.0 | 2.2 | V | | | V <sub>OC1(on)</sub> | Level 1 overcurrent threshold – V <sub>OC</sub> falling | | 0.5 | 0.6 | 0.7 | V | | | T <sub>d_OC</sub> | Propagation delay | | 60 | 200 | 500 | ns | | | I <sub>OC</sub> | OC bias current | V <sub>OC</sub> = 0.8 V | -200 | | 200 | nA | | ## **6.5 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|---------------------------------------------------------|-----|------|------|------| | GATE DRIVE | | | | | | | GD1, GD2 output voltage high | I <sub>GD1</sub> , I <sub>GD2</sub> = −20 mA | 9 | | 11 | V | | GD1, GD2 on resistance high | I <sub>GD1</sub> , I <sub>GD2</sub> = −20 mA | | 12 | 30 | Ω | | GD1, GD2 output voltage low | I <sub>GD1</sub> , I <sub>GD2</sub> = 20 mA | | 0.08 | 0.2 | V | | GD1, GD2 on resistance low | I <sub>GD1</sub> , I <sub>GD2</sub> = 20 mA | | 4 | 10 | Ω | | Rise time GDx | 1 V to 9 V, C <sub>LOAD</sub> = 1 nF | | 18 | 35 | no | | Fall time GDx | 9 V to 1 V, C <sub>LOAD</sub> = 1 nF | | 12 | 25 | ns | | GD1, GD2 output voltage during UVLO | VCC = 6 V, I <sub>GD1</sub> , I <sub>GD2</sub> = 1.2 mA | 0.5 | | 1.75 | V | | THERMAL SHUTDOWN | | | | • | | | Thermal shutdown threshold | | | 160 | | °C | | Thermal shutdown recovery threshold | | | 140 | | °C | | | | | | | | ### **6.6 Typical Characteristics** At $V_{CC}$ = 12 V, $R_{RT}$ = 4.7 k $\Omega$ , $R_{DT}$ = 16.9 k $\Omega$ , $V_{SS}$ = 5 V, $V_{OC}$ = 0 V; all voltages are with respect to GND, $T_J$ = $T_A$ = 25°C, unless otherwise noted. Figure 6-1. Bias Supply Current vs Bias Supply Figure 6-2. Switching Frequency vs RT Current Figure 6-3. Dead Time vs DT Current Figure 6-4. Dead Time vs DT Resistor Figure 6-6. Gate Drive Rising, VCC = 15 V ## 7 Detailed Description ### 7.1 Overview Due to high power density and high efficiency requirements, LLC topology is employed in many applications. The LLC resonant converter has many unique characteristics and improvements compared with hard-switch bridge topology and phase-shift full bridge. For example, LLC has a simple structure, and could achieve primary MOSFET zero voltage switching (ZVS) and the secondary rectifier zero current switching (ZCS) from no load to full load. The UCC25600 device is an LLC-resonant half-bridge controller which integrates built-in, state-of-the-art efficiency boost features with high-level protection features to provide cost-effective solutions. ## 7.2 Functional Block Diagram Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ### 7.3 Feature Description ### 7.3.1 Soft Start During start-up and fault recovery conditions, soft start is always implemented to prevent excessive resonant tank current and to ensure zero-voltage switching (ZVS). During soft start, the switching frequency is increased. The soft-start time can be programmed by placing a capacitor from the SS pin to ground. The soft-start pin also serves as an ON/OFF control pin of the device. By actively pulling the SS pin below 1 V, the device is disabled. When the pulldown is removed, SS pin voltage is increased because of internal charging current. Once the SS pin is above 1.2 V, the device starts to generate a gate-driver signal and enters soft-start mode. The time sequence of soft start is shown in Figure 7-1. Figure 7-1. Soft-Start Sequence To prevent a long delay between the ON command and appearance of a gate driver signal, the SS pin current is set as two different levels. When the SS pin voltage is below 1.2 V, its output current is 175 $\mu$ A. This high current could charge the soft-start pin capacitor to 1.2 V in a short period of time, and reduce the time delay. This time delay can be calculated using following equation: $$t_{SS\_delay} = \frac{1.2V}{175\mu A} C_{SS} \tag{1}$$ The switching frequency during soft start is determined by both the current flowing out of the RT pin and the voltage on the SS pin. The switching frequency can be calculated based on the following equation: $$f_{S} = \frac{1}{2} \frac{1}{I_{RT} + \left(1.81mA - \frac{V_{SS}}{2.2k\Omega}\right)} + 150ns$$ (2) After the SS pin voltage reaches 4 V, the soft-start period is finished and switching frequency becomes the same as demanded by the RT pin current. The time used to charge the SS pin from 1.2 V to 4 V is defined as soft-start time and can be calculated as: $$t_{SS} = \frac{2.8V}{5\mu A} C_{SS} \tag{3}$$ To ensure reliable operation, the gate drivers restart with GD2 turning high. This prevents uncertainty during system start up. #### 7.3.2 Overcurrent Protection Copyright © 2024 Texas Instruments Incorporated To prevent power stage failure under excessive load current condition, the UCC25600 includes an overcurrent protection function. With a dedicated OC pin, the power stage is shut down when OC pin voltage is above 1 V. Once the OC pin voltage becomes lower than 0.6 V, the gate driver recovers with a soft start. To enhance system safety, the UCC25600 latches up the whole system when the OC pin becomes above 2 V. Bring VCC below the UVLO level to reset the device. The current can be indirectly sensed through the voltage across the resonant capacitor by using the sensing network shown in Figure 7-2. Figure 7-2. Current Sensing for LLC Resonant Converter The general concept of this sensing method is that the ac voltage across the resonant capacitor is proportional to load current. According to the FHA model, peak voltage of the ac component on the resonant capacitor can be calculated as: $$V_{Cr_{pk}} = \frac{4}{\pi} n V_o \left| \frac{j f_n L_n Q_e + 1}{f_n^2 L_n} \right|$$ (4) Therefore, the resonant capacitor voltage reaches its maximum value at the minimum switching frequency and maximum load. According to this equation, the current sensing network components can be calculated. Due to the nature of FHA, the final circuit parameters need to be verified through actual hardware test. **Table 7-1. Calculated Current Sensing Network Components** | NAME | FUNCTION | DESIGN EQUATION | |----------------|-------------------------------------------------------------------|-------------------------------------------------------------------------| | R <sub>S</sub> | Transfer ac voltage across resonant capacitor into current source | $R_{s} = \frac{V_{Cr_{pk}} \left(max\right)^{2}}{2P_{Rs}(max)} \tag{5}$ | | Cs | Blocking dc voltage on resonant capacitor | $C_s = \frac{10}{R_s f_{\min}} \tag{6}$ | | R <sub>P</sub> | Load resistor of the current source | $R_{p} = \frac{R_{s}}{V_{Cr_{pk}}(max)}\pi$ (7) | | C <sub>P</sub> | Filter capacitor | $C_p = \frac{10}{R_p f_{\min}} \tag{8}$ | #### 7.3.3 Gate Driver The half-bridge resonant converter is controlled by the nearly 50% duty-cycle variable frequency square-wave voltage. This allows the half bridge to be easily driven by the gate-driver transformer. Compared with a half-bridge driver device, a gate-driver transformer provides a simple and reliable solution, which: - Eliminates the need for gate driver power supply - Enables simplified layout - Prevents shoot-through due to the transformer coupling - · Requires no latch up The UCC25600 integrates two-gate drivers with 0.4-A source and 0.8-A sink capability to directly drive the gate-driver transformer. For the LLC resonant converter, it is critical for the gate-driver signal to be precisely symmetrical. Otherwise, the resonant tank operation will be symmetrical. The load current distribution will be unbalanced for the output rectifiers, which in turn require the over-design of the power stages and thermal management. In UCC25600, the gate-driver output is precisely trimmed to have less than 50-ns mismatch. Although the gate-driver signal is quite symmetrical, it is still recommended to insert the dc blocking capacitor in the gate-driver transformer primary side to prevent transformer saturation during fast transients. #### 7.3.4 Overtemperature Protection UCC25600 continuously senses its junction temperature. When its junction temperature rises above 160°C, the device will enter overtemperature protection mode with both gate drivers actively pulled low. When junction temperature drops below 140°C, gate driver restarts with soft start. ### 7.4 Device Functional Modes ### 7.4.1 Burst-Mode Operation During light load condition, the resonant converter tends to increase its switching frequency and maintain the output voltage regulation. However, due to ringing caused by the transformer parasitic capacitor and the rectification-diode-junction capacitors, the energy could be directly transferred to the load through these capacitors. When this power becomes more than the load requires, the output voltage become higher than the regulation level. In this case, further increasing the switching frequency will not help the situation because energy transfer to the load is not through the power stage itself. To prevent output overvoltage during this condition, the UCC25600 includes the burst-mode operation function. When the control loop demands switching frequency higher than 350 kHz, the gate driver is disabled and the power stage stops switching. When the output voltage drops, the control loop begins to demand switching frequency less than 330 kHz, the gate driver recovers and the power stage begins to deliver power again. This allows the output voltage to be regulated. This burst mode can be easily disabled by limiting the maximum switching frequency to less than 350 kHz. In this way, the control loop will never demand a switching frequency higher than 350 kHz and burst mode operation will not occur. #### 7.4.2 VCC When VCC becomes above 10.5 V, the device is enabled and, after all fault conditions are cleared, the gate driver starts with soft start. When VCC drops below 9.5 V, the device enters the UVLO protection mode and both gate drivers are actively pulled low. When VCC rises above 20 V, the device enters VCC overvoltage protection mode and the device is disabled with both gate drivers actively pulled low. The VCC overvoltage protection will recover with soft start when the VCC voltage returns below 18 V. Copyright © 2024 Texas Instruments Incorporated ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The UCC25600 device is a high performance, resonant-mode controller designed for DC/DC applications using resonant topologies, especially the LLC half-bridge resonant converter. ### 8.1.1 Principal of Operation The soft-switching capability, high efficiency, and long holdup time make the LLC resonant converter attractive for many applications, such as digital TV, ac-to-dc adapters, and computer power supplies. Figure 8-1 shows the schematic of the LLC resonant converter. Figure 8-1. LLC Resonant Converter The LLC resonant converter is based on the series resonant converter (SRC). By using the transformer magnetizing inductor, zero-voltage switching can be achieved over a wide range of input voltage and load. As a result of multiple resonances, zero-voltage switching can be maintained even when the switching frequency is higher or lower than resonant frequency. This simplifies the converter design to avoid the zero-current switching region which can lead to system damage. The converter achieves the best efficiency when operated close to its resonant frequency at a nominal input voltage. As the switching frequency is lowered, the voltage gain is significantly increased. This allows the converter to maintain regulation when the input voltage falls low. These features make the converter ideally suited to operate from the output of a high-voltage, boost PFC pre-regulator, allowing it to hold up through brief periods of ac line-voltage dropout. Due to the nature of resonant converter, all the voltages and currents on the resonant components are approximately sinusoidal. The gain characteristic of the LLC resonant converter is analyzed based on the first harmonic approximation (FHA), which means all the voltages and currents are treated as a sinusoidal shape with the frequency the same as the switching frequency. According to the operation principle of the converter, the LLC resonant converter can be drawn as the equivalent circuit shown in Figure 8-2. Figure 8-2. LLC Resonant Converter Equivalent Circuit In this equivalent circuit, the $V_{ge}$ and $V_{oe}$ are the fundamental harmonics of the voltage generated by the half-bridge and the voltage on the transformer primary side, respectively. These voltages can be calculated through Fourier analysis. The load resistor $R_e$ is the equivalent resistor of the load, and it can be calculated as: $$R_e = \frac{8}{\pi^2} n^2 R \tag{9}$$ Based on this equivalent circuit, the converter gain at different switching frequencies can be calculated as: $$\frac{V_o}{V_{DC}/2} = \frac{\frac{j\omega L_m R_e}{j\omega L_m + R_e}}{\frac{j\omega L_m R_e}{j\omega L_m + R_e} + \frac{1}{j\omega C_r} + j\omega L_r} \tag{10}$$ In this equation $V_{DC}/2$ is the equivalent input voltage due to the half-bridge structure. **Table 8-1. Circuit Definition Calculations** | NORMALIZED GAIN | RESONANT<br>FREQUENCY | QUALITY FACTOR | NORMALIZED<br>FREQUENCY | INDUCTOR RATIO | |-------------------------------------|---------------------------------------------|--------------------------------------------|--------------------------------|----------------------------------| | $M = \frac{V_o}{V_{DC}/2} \tag{11}$ | $f_0 = \frac{1}{2\pi \sqrt{L_r C_r}} $ (12) | $Q_e = \frac{\sqrt{L_r / C_r}}{R_e} $ (13) | $f_n = \frac{f}{f_0} \tag{14}$ | $L_n = \frac{L_m}{L_r} \tag{15}$ | Following the definitions in Table 8-1, the converter gain at different switching frequencies can be written as: $$M = \left| \frac{L_n \times f_n^2}{\left[ (L_n + 1) \times f_n^2 - 1 \right] + j \left[ (f_n^2 - 1) \times f_n \times Q_e \times L_n \right]} \right|$$ (16) Because of the FHA, this gain equation is an approximation. When the switching frequency moves away from the resonant frequency, the error becomes larger. However, this equation can be used as a design tool. The final results need to be verified by the time-based simulation or hardware test. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback From Equation 16, when the switching frequency is equal to the resonant frequency, $f_n = 1$ and converter voltage gain is equal to 1. Converter gain at different loads and inductor ratio conditions are shown in Figure 8-3 through Figure 8-6. Based on its theory of operation, the LLC resonant converter is controlled through pulse frequency modulation (PFM). The output voltage is regulated by adjusting the switching frequency according to the input and output conditions. Optimal efficiency is achieved at the nominal input voltage by setting the switching frequency close to the resonant frequency. When the input voltage drops low, the switching frequency is decreased to boost the gain and maintain regulation. The UCC25600 resonant half-bridge controller uses variable switching frequency control to adjust the resonant tank impedance and regulate output voltage. This 8-pin package device integrates the critical functions for optimizing the system performance while greatly simplifying the design and layout. #### 8.1.2 Adjustable Dead Time Resonant half-bridge converter relies on the resonant tank current at MOSFETs turn-off to achieve soft switching and reduce switching loss. Higher turn-off current provides more energy to discharge the junction capacitor, while it generates more turn-off loss. Smaller turn-off current reduces turn-off loss, but it requires longer time to discharge MOSFETs junction capacitors and achieve soft switching. By choosing an appropriate dead time, turn-off current is minimized while still maintaining zero-voltage switching, and best system performance is realized. In UCC25600, dead time can be adjusted through a single resistor from the DT pin to ground. With internal 2.25-V voltage reference, the current flow through the resistor sets the dead time. $$t_d = 20ns + R_{dt} \times 24ns / k\Omega \tag{17}$$ To prevent shoot through when the DT pin accidentally connects to ground, a minimum 120-ns dead time is inserted into the 2 gate driver outputs. Any dead-time setting less than 120 ns will be limited to 120 ns. #### 8.1.3 Oscillator With variable switching frequency control, UCC25600 relies on the internal oscillator to vary the switching frequency. The oscillator is controlled by the current flowing out of the RT pin. Except during soft start, the relationship between the gate signal frequency and the current flowing out of the RT pin can be represented as: $$f_S = \frac{1}{2} \frac{1}{\frac{6ns \times 1A}{I_{RT}} + 150ns} \approx I_{RT} \times 83Hz / \mu A$$ (18) Because the switching frequency is proportional to the current, by limiting the maximum and minimum current flowing out of the RT pin, the minimum and maximum switching frequency of the converter could be easily limited. As shown in Figure 8-7, putting a resistor from the RT pin to ground limits the minimum current and putting a resistor in series with the opto-coupler limits the maximum current. Figure 8-7. Maximum and Minimum Frequency Setting for UCC25600 Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback The frequency limiting resistor can be calculated based on following equations. $$I_{fmax} = \frac{6ns}{\frac{1}{2f_{max}} - 150ns} \tag{19}$$ $$I_{fmin} = \frac{6ns}{\frac{1}{2f_{min}} - 150ns}$$ (20) $$I_{f max} = 2.5V \left(\frac{1}{R_1} + \frac{1}{R_2}\right) \tag{21}$$ $$I_{fmin} = \frac{2.5V}{R_2} \tag{22}$$ ### 8.2 Typical Application This design example describes the HPA341 EVM design and outlines the design steps required to design a 300-W LLC resonant half-bridge converter, which provides a regulated output voltage nominally at 12 V at maximum 300 W of load power, with reinforced isolation of AC-DC off-line applications between the primary and the secondary, operating from a DC source of 390 V. Figure 8-8. Typical Application Schematic Product Folder Links: UCC25600 Copyright © 2024 Texas Instruments Incorporated ## 8.2.1 Design Requirements Table 8-2. Design Requirements | DESIGN PARAMETER | TARGET VALUE | |---------------------------------|-------------------| | Output voltage | 12 V | | Rated output power | 300 W | | Input DC voltage range | 375 V to 405 V | | Typical efficiency at full load | 91% | | Switching frequency | 85 kHz to 350 kHz | | Resonant frequency | 130 kHz | ### 8.2.2 Detailed Design Procedure - 1. Resonant inductor (Lr), resonant capacitor (Cr), and Lm of half-bridge LLC - a. Turns ratio of Main transformer: $$n = Np/Ns = 16.5$$ (23) b. Maximum resonant gain required: $$M_max = 110\% \times n \times (2 \times Vout)/(Vin_min) = 110\% \times 16.5 \times (2 \times 12 \text{ V})/375 \text{ V} = 1.17$$ (24) c. Choose Ln and Q. The Ln range is typically selected from 3 to 9. Choose Q based on the curves below, where the peak gain must be higher than or equal to the maximum resonant gain required. Based on the below curves, Q selects 0.45. $$Ln = Lm/Lr = 5 \tag{25}$$ $$Q = \sqrt{(Lr/Cr)} / Req = 0.45$$ (26) Figure 8-9. Peak Gain vs Q d. Calculate equivalent primary resistance: Req = $$(8 \times n^2 \times Vout^2)/(\pi^2 \times Pout) = (8 \times 4.6^2 \times 12^2)/(\pi^2 \times 300) = 108.6\Omega$$ (27) e. Select Cr: $$Cr = 24nF (28)$$ Copyright © 2024 Texas Instruments Incorporated f. Calculate Lr: $$fr = \frac{1}{2\pi \times \sqrt{Lr \times Cr}}$$ (29) g. Combine the above two equations: $$Lr = 55 \mu H$$ (30) h. Calculate Lm: $$Lm = Ln \times Lr = 275 \,\mu H$$ (31) 2. Calculate Rdt. In the UCC25600, dead time can be adjusted through a single resistor from DT pin to ground. With an internal 2.25-V voltage reference, the current flow through the resistor sets the dead time. $$td = 20ns + Rdt \times 24ns/k\Omega \tag{32}$$ where - td = 300 ns - Rdt = $11.7 k\Omega$ - 3. Calculate C<sub>SS</sub>. Refer to *Soft Start* for more details. $$tss = 25 ms \tag{33}$$ tss = $$2.8 \text{ V/5} \,\mu\text{A} \times \text{Css}$$ (34) 4. A 47nF capacitor is selected. Calculate RT1 and RT2. Refer to *Oscillator* for more details. RT1 and RT2 are used to limit maximum switching frequency and minimum switching frequency. RT1 and RT2 can be calculated based on following equations: Ifmax = $$6 \text{ ns/}(1/2\text{fmax} - 150 \text{ ns})$$ (36) Ifmin = $$6 \text{ ns/}(1/2\text{fmin} - 150 \text{ ns})$$ (37) $$Ifmax = 2.5 V(1/RT1 + 1/RT2)$$ (38) $$Ifmin = 2.5 V/RT2$$ (39) 5. Combine the four equations above: $$RT1 = 511\Omega \tag{40}$$ $$RT2 = 2.37 \text{ k}\Omega \tag{41}$$ 6. Calculate Rs, Cs, Rp, and Cp. Refer to *Overcurrent Protection* for more details. $$Rs = 300 \text{ k}\Omega \tag{42}$$ $$Cs = 22 pF (43)$$ $$Rp = 4.99 \text{ k}\Omega \tag{44}$$ $$Cp = 1 \mu F \tag{45}$$ ## 8.2.3 Application Curves Figure 8-10. Typical Output Voltage Turn On (TP15) Figure 8-12. Typical Soft-Start Waveform Figure 8-11. Full System Loop Compensation (TP19 and TP21) Figure 8-13. Typical Resonant Tank Current and Resonant Capacitor Voltage ## 9 Power Supply Recommendations The VCC power terminal for the device requires the direct placement of low-ESR noise-decoupling capacitance from the VCC terminal to the GND terminal. Ceramic capacitors with stable dielectric characteristics over temperature are recommended, such as X7R or better. Depending on the operating temperature range of the application, X5R may be acceptable, but the drop in capacitance value at high temperature and with applied DC-bias may not be tolerable. Avoid dielectrics with poor temperature stability. The recommended decoupling capacitor is a $1-\mu F$ 0805-sized 50-V X7R capacitor, ideally with (but not essential) a second, smaller, parallel 100-nF 0603-sized 50-V X7R capacitor. Higher voltage-rated parts can also be used. The use of 25-V rated parts is not recommended, due to reduction in effective capacitance value with applied DC bias. ## 10 Layout ### 10.1 Layout Guidelines A four-layer layout is recommended. A 1- $\mu$ F ceramic decoupling capacitor is recommended, to be placed as close as possible between the VCC terminal and GND, and tracked directly to both terminals. Place C<sub>SS</sub>, RDT, Rp, Cp, RT1, and RT2 as close as possible to the UCC25600. Connect a regulated bias supply to the VCC pin. # 10.2 Layout Example Figure 10-1. Board Layout Example ## 11 Device and Documentation Support ## 11.1 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.2 Trademarks TI E2E™ is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 11.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 14-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | 3 | | Part marking (6) | | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|---------------------|------------|------------------|--| | | (., | (=) | | | (0) | (4) | (5) | | (3) | | | UCC25600D | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25600 | | | UCC25600D.Z | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25600 | | | UCC25600DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 25600 | | | UCC25600DR.Z | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 25600 | | | UCC25600DRG4 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 25600 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC25600DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 13-May-2025 ## \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | UCC25600DR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2025 ## **TUBE** ### \*All dimensions are nominal | | Device | rice Package Name | | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | | |---|-------------|-------------------|------|------|-----|--------|--------|--------|--------|--| | ĺ | UCC25600D | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | | ĺ | UCC25600D.Z | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated