







Support & training

TPS5430, TPS5431 SLVS632K – JANUARY 2006 – REVISED JANUARY 2024

# TPS543x 3A, Wide Input Range, Step-Down Converter

## 1 Features

- Wide input voltage range:
  - TPS5430: 5.5V to 36V
  - TPS5431: 5.5V to 23V
- Up to 3A continuous (4A peak) output current
- High efficiency up to 95% enabled by 100mΩ integrated MOSFET switch
- Wide output voltage range: adjustable down to 1.22V with 1.5% initial accuracy
- Internal compensation minimizes external parts count
- Fixed 500kHz switching frequency for small filter size
- Improved line regulation and transient response by input voltage feedforward
- System protected by overcurrent limiting, overvoltage protection, and thermal shutdown
- –40°C to 125°C operating junction temperature range
- Available in small thermally enhanced 8-pin SO PowerPAD<sup>™</sup> integrated circuit package
- Create a custom design using the TPS5430 with the WEBENCH<sup>®</sup> Power Designer

## 2 Applications

- Consumer: set-top box, DVD, LCD displays
- · Industrial and car audio power supplies
- Battery chargers, high-power LED supply
- 12V and 24V distributed power systems

## **3 Description**

The TPS543x is a high-output-current PWM converter that integrates a low-resistance, high-side N-channel MOSFET. Included on the substrate with the listed features are a high-performance voltage error amplifier that provides tight voltage regulation accuracy under transient conditions; an undervoltagelockout circuit to prevent start-up until the input voltage reaches 5.5V; an internally set slow-start circuit to limit inrush currents; and a voltage feedforward circuit to improve the transient response. Using the ENA pin, shutdown supply current is reduced to 15µA typically. Other features include an active-high enable, overcurrent limiting, overvoltage protection and thermal shutdown. To reduce design complexity and external component count, the TPS543x feedback loop is internally compensated. The TPS5431 is intended to operate from power rails up to 23V. The TPS5430 regulates a wide variety of power sources including 24V bus.

The TPS543x device is available in a thermally enhanced, easy to use 8-pin SOIC PowerPAD integrated circuit package. TI provides evaluation modules and the Designer software tool to aid in quickly achieving high-performance power supply designs to meet aggressive equipment development cycles.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | INPUT VOLTAGE |
|-------------|------------------------|---------------|
| TPS5430     |                        | 5.5V to 36V   |
| TPS5431     | DDA (HSOP, 8)          | 5.5V to 23V   |

(1) For more information, see Section 10.

Efficiency vs Output Current



#### **Simplified Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**

| 1 Features<br>2 Applications          | 1 |
|---------------------------------------|---|
| 3 Description                         |   |
| 4 Pin Configuration and Functions     |   |
| 5 Specifications                      | 4 |
| 5.1 Absolute Maximum Ratings          | 4 |
| 5.2 ESD Ratings                       | 4 |
| 5.3 Recommended Operating Conditions  | 4 |
| 5.4 Thermal Information (DDA Package) | 4 |
| 5.5 Electrical Characteristics        | 5 |
| 5.6 Typical Characteristics           | 6 |
| 6 Detailed Description                | 8 |
| 6.1 Overview                          |   |
| 6.2 Functional Block Diagram          |   |
| 6.3 Feature Description.              | 9 |
| 6.4 Device Functional Modes           |   |

| 7 Application and Implementation                    | 12   |
|-----------------------------------------------------|------|
| 7.1 Application Information                         | 12   |
| 7.2 Typical Applications                            | 13   |
| 7.3 Power Supply Recommendations                    | 25   |
| 7.4 Layout                                          | 25   |
| 8 Device and Documentation Support                  | 27   |
| 8.1 Device Support                                  | . 27 |
| 8.2 Receiving Notification of Documentation Updates |      |
| 8.3 Support Resources                               | 27   |
| 8.4 Trademarks                                      | 27   |
| 8.5 Electrostatic Discharge Caution                 | 27   |
| 8.6 Glossary                                        |      |
| 9 Revision History                                  |      |
| 10 Mechanical, Packaging, and Orderable             |      |
| Information                                         | 29   |
|                                                     |      |



# 4 Pin Configuration and Functions



## Figure 4-1. DDA Package 8-Pin SOIC with Thermal Pad Top View

| PIN    | PIN TYPE |   | DESCRIPTION                                                                                                              |  |
|--------|----------|---|--------------------------------------------------------------------------------------------------------------------------|--|
| NAME   | NO.      |   | DESCRIPTION                                                                                                              |  |
| BOOT   | 1        | 0 | Boost capacitor for the high-side FET gate driver. Connect 0.01 $\mu\text{F}$ low ESR capacitor from BOOT pin to PH pin. |  |
| NC     | 2, 3     | _ | Not connected internally.                                                                                                |  |
| VSENSE | 4        | I | Feedback voltage for the regulator. Connect to output voltage divider.                                                   |  |
| ENA    | 5        | I | On and off control. Below 0.5 V, the device stops switching. Float the pin to enable.                                    |  |
| GND    | 6        | _ | Ground. Connect to DAP.                                                                                                  |  |
| VIN    | 7        | _ | Input supply voltage. Bypass VIN pin to GND pin close to device package with a high quality, low ESR ceramic capacitor.  |  |
| PH     | 8        | I | ource of the high side power MOSFET. Connected to external inductor and diode.                                           |  |
| DAF    | )        | — | GND pin must be connected to the exposed pad for proper operation.                                                       |  |

### Table 4-1. Pin Functions

## **5** Specifications

### 5.1 Absolute Maximum Ratings

Over operating junction temperature range (unless otherwise noted) (1)

|                  |                                                    | MIN                | MAX | UNIT |
|------------------|----------------------------------------------------|--------------------|-----|------|
| Input voltage    | VIN <sup>(2)</sup> to GND, TPS5430                 | -0.3               | 40  | V    |
| Input voltage    | VIN to GND, TPS5431                                | -0.3               | 25  | V    |
| Input voltage    | ENA to GND                                         | -0.3               | 7   | V    |
| Input voltage    | VSENSE to GND                                      | -0.3               | 3   | V    |
| Output voltage   | BOOT to PH                                         | -0.3               | 6   | V    |
| Output voltage   | PH to GND, (Steady-state) <sup>(2)</sup> , TPS5430 | -0.6               | 40  | V    |
| Output voltage   | PH to GND, (Steady-state), TPS5431                 | -0.6               | 25  | V    |
| Output voltage   | PH to GND, (transient < 10ns)                      | -1.2               |     | V    |
| Source current   | PH                                                 | Internally Limited |     |      |
| Source current   | PH Leakage current                                 |                    | 10  | μA   |
| TJ               | Operating virtual junction temperature             | -40                | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                | -65                | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Approaching the absolute maximum rating for the VIN pin may cause the voltage on the PH pin to exceed the absolute maximum rating.

## 5.2 ESD Ratings

|                                            |                                                                   |       |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|-------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V                                                                              |       |      |
|                                            | V <sub>(ESD)</sub>                                                |       | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

Over operating junction temperature range (unless otherwise noted)

|               |                                | MIN | NOM MAX | UNIT |
|---------------|--------------------------------|-----|---------|------|
| Input voltage | Input voltage range, TPS5430   | 5.5 | 36      | V    |
| Input voltage | Input voltage range, TPS5431   | 5.5 | 23      | V    |
| TJ            | Operating junction temperature | -40 | 125     | °C   |

### 5.4 Thermal Information (DDA Package)

|                       |                                                                    | TPS543X     |      |
|-----------------------|--------------------------------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                                      | DDA (HSOIC) | UNIT |
|                       |                                                                    | 8 PINs      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance (TPS5430EVM) <sup>(2)</sup> | 45          | °C/W |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance (JESD 51-7) <sup>(3)</sup>  | 42.3        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                          | 46          | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                               | 15          | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter                         | 5.2         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter                       | 15.3        | °C/W |



|                                                                    |                               | TPS543X     |      |  |
|--------------------------------------------------------------------|-------------------------------|-------------|------|--|
|                                                                    | THERMAL METRIC <sup>(1)</sup> | DDA (HSOIC) | UNIT |  |
|                                                                    |                               | 8 PINs      |      |  |
| R <sub>0JC(bot)</sub> Junction-to-case (bottom) thermal resistance |                               | 6           | °C/W |  |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

(2) Refer to the EVM User's Guide for board layout and additional information. For thermal design information please see the Maximum Ambient Temperature section.

(3) The value of R<sub>OJA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For example, the EVM R<sub>OJA</sub> = TBD °C/W. For design information please see the Maximum Ambient Temperature section.

## **5.5 Electrical Characteristics**

T<sub>J</sub> = -40°C to +125°C, V<sub>IN</sub> = 5.5 V to 36 V. Typical values are at T<sub>J</sub> = 25°C and V<sub>IN</sub> = 12 V (unless otherwise noted)

| PARAMETER              |                                            | TEST CONDITIONS                                       | MIN   | TYP   | MAX   | UNIT |
|------------------------|--------------------------------------------|-------------------------------------------------------|-------|-------|-------|------|
| SUPPLY VOLTA           | GE (VIN PIN)                               |                                                       |       |       | •     |      |
| I <sub>Q(VIN)</sub>    | VIN quiescent current                      | Non-switching, VSENSE = 2V, PH pin open               |       | 2     | 4.4   | mA   |
| I <sub>SD(VIN)</sub>   | VIN shutdown supply current                | Shutdown, ENA = 0 V                                   |       | 15    | 50    | μA   |
| UVLO                   |                                            |                                                       |       |       | •     |      |
| VIN <sub>UVLO(R)</sub> | VIN UVLO rising threshold                  | V <sub>VIN</sub> rising                               |       | 5.3   | 5.5   | V    |
| VIN <sub>UVLO(H)</sub> | VIN UVLO hysteresis                        |                                                       |       | 0.35  |       | V    |
| VOLTAGE REFI           | ERENCE                                     |                                                       |       |       |       |      |
| V <sub>FB</sub>        | FB voltage                                 | $T_J = 25^{\circ}C$                                   | 1.202 | 1.221 | 1.239 | V    |
| V <sub>FB</sub>        | FB voltage                                 | $T_J = -40^{\circ}$ C to 125°C                        | 1.196 | 1.221 | 1.245 | V    |
| OSCILLATOR             |                                            |                                                       |       |       |       |      |
| f <sub>SW</sub>        | Switching frequency                        |                                                       | 400   | 500   | 600   | kHz  |
| t <sub>ON(min)</sub>   | Minimum ON pulse width .                   |                                                       |       | 150   | 200   | ns   |
| D <sub>MAX</sub>       | Maximum Duty Cycle                         | f <sub>SW</sub> = 500 kHz                             | 87%   | 89%   |       |      |
| ENABLE (ENA            | PIN)                                       |                                                       |       |       |       |      |
| V <sub>EN(R)</sub>     | ENA voltage rising threshold               |                                                       |       |       | 1.3   | V    |
| V <sub>EN(F)</sub>     | ENA voltage falling threshold              |                                                       | 0.5   |       |       | V    |
| V <sub>EN(H)</sub>     | ENA voltage hysteresis                     |                                                       |       | 325   |       | mV   |
| t <sub>SS</sub>        | Internal slow-start time (0~100%)          |                                                       | 5.4   | 8     | 10    | ms   |
| OVERCURREN             | T PROTECTION                               |                                                       |       |       |       |      |
| I <sub>HS(OC)</sub>    | High-side peak current limit               |                                                       | 4.0   | 5.0   | 6.0   | А    |
|                        | Hiccup time before re-start                |                                                       | 13    | 16    | 20    | ms   |
| OUTPUT MOSF            | ET                                         |                                                       |       |       |       |      |
| R <sub>DSON(HS)</sub>  | High-side MOSFET on-resistance             | V <sub>IN</sub> = 12 V, V <sub>BOOT-SW</sub> = 4.5 V  |       | 100   | 230   | mΩ   |
| R <sub>DSON(HS)</sub>  | High-side MOSFET on-resistance             | V <sub>IN</sub> = 5.5 V, V <sub>BOOT-SW</sub> = 4.0 V |       | 125   |       | mΩ   |
| THERMAL SHU            | TDOWN                                      | , I                                                   |       |       |       |      |
| T <sub>J(SD)</sub>     | Thermal shutdown threshold (1)             | Temperature rising                                    | 135   | 162   |       | °C   |
| T <sub>J(HYS)</sub>    | Thermal shutdown hysteresis <sup>(1)</sup> |                                                       |       | 14    |       | °C   |

(1) Parameter specified by design, statistical analysis and production testing of correlated parameters. Not production tested.



## **5.6 Typical Characteristics**









## 6 Detailed Description

### 6.1 Overview

The TPS543x is a 3-A, step-down (buck) regulator with an integrated high-side n-channel MOSFET. The TPS5431 is intended to operate from power rails up to 23 V and the TPS5430 up to 36 V. These devices implement constant-frequency voltage-mode control with voltage feed forward for improved line regulation and line transient response. Internal compensation reduces design complexity and external component count.

The integrated 100-m $\Omega$  high-side MOSFET supports high-efficiency power-supply designs capable of delivering 3-A of continuous current to a load. The gate-drive bias voltage for the integrated high-side MOSFET is supplied by a bootstrap capacitor connected from the BOOT to PH pins. The TPS543x reduces the external component count by integrating the bootstrap recharge diode.

The TPS543x has a default input start-up voltage of 5.3 V typical. The ENA pin can be used to disable the TPS543x reducing the supply current to 15  $\mu$ A. An internal pullup current source enables operation when the ENA pin is floating. The TPS543x includes an internal slow-start circuit that slows the output rise time during start up to reduce in rush current and output voltage overshoot. The minimum output voltage is the internal 1.221-V feedback reference. Output overvoltage transients are minimized by an Overvoltage Protection (OVP) comparator. When the OVP comparator is activated, the high-side MOSFET is turned off and remains off until the output voltage is less than 112.5% of the desired output voltage.

Internal cycle-by-cycle overcurrent protection limits the peak current in the integrated high-side MOSFET. For continuous overcurrent fault conditions the TPS543x enters hiccup mode overcurrent limiting. Thermal protection protects the device from overheating.



## 6.2 Functional Block Diagram



### 6.3 Feature Description

### 6.3.1 Oscillator Frequency

The internal free running oscillator sets the PWM switching frequency at 500 kHz. The 500 kHz switching frequency allows less output inductance for the same output ripple requirement resulting in a smaller output inductor.

### 6.3.2 Voltage Reference

The voltage reference system produces a precision reference signal by scaling the output of a temperature stable bandgap circuit. The bandgap and scaling circuits are trimmed during production testing to an output of 1.221 V at room temperature.

### 6.3.3 Enable (ENA) and Internal Slow Start

The ENA pin provides electrical on/off control of the regulator. After the ENA pin voltage exceeds the threshold voltage, the regulator starts operation and the internal slow start begins to ramp. If the ENA pin voltage is pulled below the threshold voltage, the regulator stops switching and the internal slow start resets. Connecting the pin to ground or to any voltage less than 0.5 V will disable the regulator and activate the shutdown mode. The quiescent current of the TPS543x in shutdown mode is typically 15  $\mu$ A.

The ENA pin has an internal pull-up current source, allowing the user to float the ENA pin. If an application requires controlling the ENA pin, use open drain or open collector output logic to interface with the pin. To limit the start-up inrush current, an internal slow-start circuit is used to ramp up the reference voltage from 0 V to its final value, linearly. The internal slow start time is 8 ms typically.

### 6.3.4 Undervoltage Lockout (UVLO)

The TPS543x incorporate an undervoltage lockout circuit to keep the device disabled when VIN (the input voltage) is below the UVLO start voltage threshold. During power up, internal circuits are held inactive and the internal slow start is grounded until VIN exceeds the UVLO start threshold voltage. After the UVLO start threshold voltage is reached, the internal slow start is released and device start-up begins. The device operates until VIN falls below the UVLO stop threshold voltage. The typical hysteresis in the UVLO comparator is 350 mV.

### 6.3.5 Boost Capacitor (BOOT)

Connect a 0.01  $\mu$ F low-ESR ceramic capacitor between the BOOT pin and PH pin. This capacitor provides the gate drive voltage for the high-side MOSFET. X7R or X5R grade dielectrics are recommended due to their stable values over temperature.

### 6.3.6 Output Feedback (VSENSE) and Internal Compensation

The output voltage of the regulator is set by feeding back the center point voltage of an external resistor divider network to the VSENSE pin. In steady-state operation, the VSENSE pin voltage must be equal to the voltage reference 1.221 V.

The TPS543x implements internal compensation to simplify the regulator design. Because the TPS543x uses voltage mode control, a type 3 compensation network has been designed on chip to provide a high crossover frequency and a high phase margin for good stability. See the *Internal Compensation Network* in the applications section for more details.

### 6.3.7 Voltage Feed-Forward

The internal voltage feed-forward provides a constant dc power stage gain despite any variations with the input voltage. This greatly simplifies the stability analysis and improves the transient response. Voltage feed forward varies the peak ramp voltage inversely with the input voltage so that the modulator and power stage gain are constant at the feed forward gain, i.e.

Feed Forward Gain = 
$$\frac{\text{VIN}}{\text{Ramp}_{\text{pk}-\text{pk}}}$$

(1)



The typical feed forward gain of TPS543x is 25.

#### 6.3.8 Pulse-Width-Modulation (PWM) Control

The regulator employs a fixed frequency pulse-width-modulator (PWM) control method. First, the feedback voltage (VSENSE pin voltage) is compared to the constant voltage reference by the high gain error amplifier and compensation network to produce a error voltage. Then, the error voltage is compared to the ramp voltage by the PWM comparator. In this way, the error voltage magnitude is converted to a pulse width which is the duty cycle. Finally, the PWM output is fed into the gate drive circuit to control the on-time of the high-side MOSFET.

#### 6.3.9 Overcurrent Limiting

Overcurrent limiting is implemented by sensing the drain-to-source voltage across the high-side MOSFET. The drain to source voltage is then compared to a voltage level representing the overcurrent threshold limit. If the drain-to-source voltage exceeds the overcurrent threshold limit, the overcurrent indicator is set true. The system will ignore the overcurrent indicator for the leading edge blanking time at the beginning of each cycle to avoid any turn-on noise glitches.

After overcurrent indicator is set true, overcurrent limiting is triggered. The high-side MOSFET is turned off for the rest of the cycle after a propagation delay. The overcurrent limiting mode is called cycle-by-cycle current limiting.

Sometimes under serious overload conditions such as short-circuit, the overcurrent runaway can still happen when using cycle-by-cycle current limiting. A second mode of current limiting is used, i.e. hiccup mode overcurrent limiting. During hiccup mode overcurrent limiting, the voltage reference is grounded and the highside MOSFET is turned off for the hiccup time. After the hiccup time duration is complete, the regulator restarts under control of the slow start circuit.

#### 6.3.10 Overvoltage Protection

The TPS543x has an overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions. The OVP circuit includes an overvoltage comparator to compare the VSENSE pin voltage and a threshold of 112.5% x VREF. After the VSENSE pin voltage is higher than the threshold, the high-side MOSFET will be forced off. When the VSENSE pin voltage drops lower than the threshold, the high-side MOSFET will be enabled again.

#### 6.3.11 Thermal Shutdown

The TPS543x protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown trip point, the voltage reference is grounded and the high-side MOSFET is turned off. The part is restarted under control of the slow start circuit automatically when the junction temperature drops 14°C below the thermal shutdown trip point.

### 6.4 Device Functional Modes

### 6.4.1 Operation near Minimum Input Voltage

The TPS543x is recommended to operate with input voltages above 5.5 V. The typical VIN UVLO threshold is 5.3 V and the device can operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage the device will not switch. If EN is floating or externally pulled up to greater up than 1.3 V, when  $V_{(VIN)}$  passes the UVLO threshold the TPS543x will become active. Switching is enabled and the slow-start sequence is initiated. The TPS543x starts linearly ramping up the internal reference voltage from 0 V to its final value over the internal slow-start time period.

#### 6.4.2 Operation with ENA control

The enable start threshold voltage is 1.3 V max. With ENA held below the 0.5 V minimum stop threshold voltage the TPS543x is disabled and switching is inhibited even if VIN is above its UVLO threshold. The quiescent current is reduced in this state. If the ENA voltage is increased above the max start threshold while  $V_{(VIN)}$  is above the UVLO threshold, the device becomes active. Switching is enabled and the slow-start sequence is



initiated. The TPS543x starts linearly ramping up the internal reference voltage from 0 V to its final value over the internal slow-start time period.



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The TPS543x is a 3-A, step down regulator with an integrated high side MOSFET. This device is typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 3 A. Example applications are: High Density Point-of-Load Regulators for Set-top Box, DVD, LCD and Plasma Displays, High Power LED Supply, Car Audio, Battery Chargers, and other 12-V and 24-V Distributed Power Systems. Use the following design procedure to select component values for the TPS543x. This procedure illustrates the design of a high frequency switching regulator. Alternatively, use the WEBENCH® software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design.

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Input voltage range
- · Output voltage
- Input ripple voltage
- Output ripple voltage
- Output current rating
- Operating frequency



## 7.2 Typical Applications

### 7.2.1 12-V Input to 5.0-V Output

Figure 7-1 shows the schematic for a typical TPS5430 application. The TPS5430 can provide up to 3 A output current at a nominal output voltage of 5 V. For proper thermal performance, the DAP underneath the device must be soldered down to the printed-circuit board.



Figure 7-1. Application Circuit, 12 V Input to 5.0 V Output

### 7.2.1.1 Design Requirements

For this design example, use the following as the input parameters:

| DESIGN PARAMETER <sup>(1)</sup> | EXAMPLE VALUE    |
|---------------------------------|------------------|
| Input voltage range             | 10.8 V to 19.8 V |
| Output voltage                  | 5 V              |
| Input ripple voltage            | 300 mV           |
| Output ripple voltage           | 30 mV            |
| Output current rating           | 3 A              |
| Operating frequency             | 500 kHz          |

(1) As an additional constraint, the design is set up to be small size and low component height.



### 7.2.1.2 Detailed Design Procedure

The following design procedure can be used to select component values for the TPS5430. This section presents a simplified discussion of the design process.

#### 7.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS5430 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 7.2.1.2.2 Switching Frequency

The switching frequency for the TPS5430 is internally set to 500 kHz. It is not possible to adjust the switching frequency.

#### 7.2.1.2.3 Input Capacitors

The TPS5430 requires an input decoupling capacitor and, depending on the application, a bulk input capacitor. The recommended value for the decoupling capacitor, C1, is 10  $\mu$ F. A high quality ceramic type X5R or X7R is required. For some applications, a smaller value decoupling capacitor can be used, so long as the input voltage and current ripple ratings are not exceeded. The voltage rating must be greater than the maximum input voltage, including ripple.

This input ripple voltage can be approximated by Equation 2 :

$$\Delta V_{\rm IN} = \frac{I_{\rm OUT(MAX)} \times 0.25}{C_{\rm BULK} \times f_{\rm sw}} + \left(I_{\rm OUT(MAX)} \times {\rm ESR}_{\rm MAX}\right)$$
(2)

Where  $I_{OUT(MAX)}$  is the maximum load current,  $f_{SW}$  is the switching frequency,  $C_{IN}$  is the input capacitor value and ESR<sub>MAX</sub> is the maximum series resistance of the input capacitor.

The maximum RMS ripple current also needs to be checked. For worst case conditions, this can be approximated by Equation 3:

$$I_{CIN} = \frac{I_{OUT(MAX)}}{2}$$
(3)

In this case the input ripple voltage can be 156 mV and the RMS ripple current can be 1.5 A. The maximum voltage across the input capacitors can be  $V_{IN}$  max plus delta  $V_{IN}/2$ . The chosen input decoupling capacitor is rated for 25 V and the ripple current capacity is greater than 3 A, providing ample margin. It is very important that the maximum ratings for voltage and current are not exceeded under any circumstance.

Additionally some bulk capacitance can be needed, especially if the TPS5430 circuit is not located within about 2 inches from the input voltage source. The value for this capacitor is not critical but it also must be rated to handle the maximum input voltage including ripple voltage and must filter the output so that input ripple voltage is acceptable.



#### 7.2.1.2.4 Output Filter Components

Two components need to be selected for the output filter, L1 and C2. Because the TPS5430 is an internally compensated device, a limited range of filter component types and values can be supported.

#### 7.2.1.2.4.1 Inductor Selection

To calculate the minimum value of the output inductor, use Equation 4:

$$L_{MIN} = \frac{V_{OUT(MAX)} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(max)} \times K_{IND} \times I_{OUT} \times F_{SW}}$$
(4)

 $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. Three things need to be considered when determining the amount of ripple current in the inductor: the peak to peak ripple current affects the output ripple voltage amplitude, the ripple current affects the peak switch current and the amount of ripple current determines at what point the circuit becomes discontinuous. For designs using the TPS5430,  $K_{IND}$  of 0.2 to 0.3 yields good results. Low output ripple voltages can be obtained when paired with the proper output capacitor, the peak switch current will be well below the current limit set point and relatively low load currents can be sourced before discontinuous operation.

For this design example use  $K_{IND}$  = 0.2 and the minimum inductor value is calculated to be 12.5 µH. The next highest standard value is 15 µH, which is used in this design.

For the output filter inductor it is important that the RMS current and saturation current ratings not be exceeded. The RMS inductor current can be found from Equation 5:

$$I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^{2} + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8}\right)^{2}}$$
(5)

and the peak inductor current can be determined with Equation 6:

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}$$
(6)

For this design, the RMS inductor current is 3.003 A, and the peak inductor current is 3.31 A. The chosen inductor is a Sumida CDRH104R-150 15  $\mu$ H. It has a saturation current rating of 3.4 A and a RMS current rating of 3.6 A, easily meeting these requirements. A lesser rated inductor can be used, however this device was chosen because of its low profile component height. In general, inductor values for use with the TPS5430 are in the range of 10  $\mu$ H to 100  $\mu$ H.



#### 7.2.1.2.4.2 Capacitor Selection

The important design factors for the output capacitor are dc voltage rating, ripple current rating, and equivalent series resistance (ESR). The dc voltage and ripple current ratings cannot be exceeded. The ESR is important because along with the inductor ripple current it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed loop crossover frequency of the design and LC corner frequency of the output filter. Due to the design of the internal compensation, it is desirable to keep the closed loop crossover frequency in the range 3 kHz to 30 kHz as this frequency range has adequate phase boost to allow for stable operation. For this design example, it is assumed that the intended closed loop crossover frequency will be between 2590 Hz and 24 kHz and also below the ESR zero of the output capacitor. Under these conditions the closed loop crossover frequency by:

$$f_{CO} = \frac{f_{LC}^2}{85 V_{OUT}}$$
(7)

And the desired output capacitor value for the output filter to:

$$C_{OUT} = \frac{1}{3357 \times L_{OUT} \times f_{CO} \times V_{OUT}}$$
(8)

For a desired crossover of 18 kHz and a 15  $\mu$ H inductor, the calculated value for the output capacitor is 220  $\mu$ F. The capacitor type must be chosen so that the ESR zero is above the loop crossover. The maximum ESR must be:

$$\mathsf{ESR}_{\mathsf{MAX}} = \frac{1}{2\pi \times \mathsf{C}_{\mathsf{OUT}} \times \mathsf{f}_{\mathsf{CO}}}$$
(9)

The maximum ESR of the output capacitor also determines the amount of output ripple as specified in the initial design parameters. The output ripple voltage is the inductor ripple current times the ESR of the output filter. Check that the maximum specified ESR as listed in the capacitor data sheet results in an acceptable output ripple voltage:

$$V_{PP} (MAX) = \frac{ESR_{MAX} \times V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{N_C \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}$$
(10)

where

- $\Delta V_{PP}$  is the desired peak-to-peak output ripple.
- N<sub>C</sub> is the number of parallel output capacitors.
- F<sub>SW</sub> is the switching frequency.

For this design example, a single 220  $\mu$ F output capacitor is chosen for C3. The calculated RMS ripple current is 143 mA and the maximum ESR required is 40 m $\Omega$ . A capacitor that meets these requirements is a Sanyo Poscap 10TPB220M, rated at 10 V with a maximum ESR of 40 m $\Omega$  and a ripple current rating of 3 A. An additional small 0.1  $\mu$ F ceramic bypass capacitor can also used, but is not included in this design.

The minimum ESR of the output capacitor must also be considered. For good phase margin, the ESR zero when the ESR is at a minimum must not be too far above the internal compensation poles at 24 kHz and 54 kHz.

The selected output capacitor must also be rated for a voltage greater than the desired output voltage plus one half the ripple voltage. Any derating amount must also be included. The maximum RMS ripple current in the output capacitor is given by Equation 11:



(11)

$$I_{\text{COUT}(\text{RMS})} = \frac{1}{\sqrt{12}} \times \left( \frac{V_{\text{OUT}} \times \left( V_{\text{IN}(\text{MAX})} - V_{\text{OUT}} \right)}{V_{\text{IN}(\text{MAX})} \times L_{\text{OUT}} \times F_{\text{SW}} \times N_{\text{C}}} \right)$$

where

- N<sub>C</sub> is the number of output capacitors in parallel.
- F<sub>SW</sub> is the switching frequency.

Other capacitor types can be used with the TPS5430, depending on the needs of the application.

#### 7.2.1.2.5 Output Voltage Set-Point

The output voltage of the TPS5430 is set by a resistor divider (R1 and R2) from the output to the VSENSE pin. Calculate the R2 resistor value for the output voltage of 5 V using Equation 12:

$$R2 = \frac{R1 \times 1.221}{V_{OUT} - 1.221}$$
(12)

For any TPS5430 design, start with an R1 value of 10 k $\Omega$ . R2 is then 3.24 k $\Omega$ .

#### 7.2.1.2.6 BOOT Capacitor

The BOOT capacitor must be 0.01  $\mu$ F.

#### 7.2.1.2.7 Catch Diode

The TPS5430 is designed to operate using an external catch diode between PH and GND. The selected diode must meet the absolute maximum ratings for the application: Reverse voltage must be higher than the maximum voltage at the PH pin, which is  $V_{IN(MAX)}$  + 0.5 V. Peak current must be greater than  $I_{OUT(MAX)}$  plus on half the peak to peak inductor current. Forward voltage drop must be small for higher efficiencies. It is important to note that the catch diode conduction time is typically longer than the high-side FET on time, so attention paid to diode parameters can make a marked improvement in overall efficiency. Additionally, check that the device chosen is capable of dissipating the power losses. For this design, a Diodes, Inc. B340A is chosen, with a reverse voltage of 40 V, forward current of 3 A, and a forward voltage drop of 0.5 V.

#### 7.2.1.2.8 Advanced Information

#### 7.2.1.2.8.1 Output Voltage Limitations

Due to the internal design of the TPS543x, there are both upper and lower output voltage limits for any given input voltage. The upper limit of the output voltage set point is constrained by the maximum duty cycle of 87% and is given by:

$$V_{OUTMAX} = 0.87 \times \left( \left( V_{INMIN} - I_{OMAX} \times 0.230 \right) + V_{D} \right) - \left( I_{OMAX} \times R_{L} \right) - V_{D}$$
(13)

where

- V<sub>INMIN</sub> = minimum input voltage
- I<sub>OMAX</sub> = maximum load current
- V<sub>D</sub> = catch diode forward voltage.
- R<sub>L</sub>= output inductor series resistance.

This equation assumes maximum on resistance for the internal high side FET.

The lower limit is constrained by the minimum controllable on time which can be as high as 200 ns. The approximate minimum output voltage for a given input voltage and minimum load current is given by:

Copyright © 2024 Texas Instruments Incorporated



$$V_{OUTMIN} = 0.12 \times \left( \left( V_{INMAX} - I_{OMIN} \times 0.110 \right) + V_{D} \right) - \left( I_{OMIN} \times R_{L} \right) - V_{D}$$
(14)

where

- V<sub>INMAX</sub> = maximum input voltage
- I<sub>OMIN</sub> = minimum load current
- V<sub>D</sub> = catch diode forward voltage.
- R<sub>L</sub>= output inductor series resistance.

#### 7.2.1.2.8.2 Internal Compensation Network

The design equations given in the example circuit can be used to generate circuits using the TPS543x. These designs are based on certain assumptions and will tend to always select output capacitors within a limited range of ESR values. If a different capacitor type is desired, it can be possible to fit one to the internal compensation of the TPS543x. Equation 15 gives the nominal frequency response of the internal voltage-mode type III compensation network:

$$H(s) = \frac{\left(1 + \frac{s}{2\pi \times Fz1}\right) \times \left(1 + \frac{s}{2\pi \times Fz2}\right)}{\left(\frac{s}{2\pi \times Fp0}\right) \times \left(1 + \frac{s}{2\pi \times Fp1}\right) \times \left(1 + \frac{s}{2\pi \times Fp2}\right) \times \left(1 + \frac{s}{2\pi \times Fp3}\right)}$$
(15)

where

- fp0 = 2165 Hz, fz1 = 2170 Hz, fz2 = 2590 Hz
- fp1 = 24 kHz, fp2 = 54 kHz, fp3 = 440 kHz
- fp3 represents the non-ideal parasitics effect.

Using this information along with the desired output voltage, feed forward gain and output filter characteristics, the closed loop transfer function can be derived.

#### 7.2.1.2.8.3 Thermal Calculations

The following formulas show how to estimate the device power dissipation under continuous conduction mode operations. They must not be used if the device is working at light loads in the discontinuous conduction mode.

**Conduction Loss:** Pcon =  $I_{OUT}^2 \times Rds(on) \times V_{OUT}/V_{IN}$ 

*Switching Loss:* Psw = V<sub>IN</sub> × I<sub>OUT</sub> × 0.01

*Quiescent Current Loss:* Pq = V<sub>IN</sub> × 0.01

Total Loss: Ptot = Pcon + Psw + Pq

*Given T<sub>A</sub>* => *Estimated Junction Temperature:* T<sub>J</sub> = T<sub>A</sub> + Rth x Ptot

*Given T<sub>JMAX</sub>* = 125°C => *Estimated Maximum Ambient Temperature:* T<sub>AMAX</sub> = T<sub>JMAX</sub> – Rth × Ptot



### 7.2.1.3 Application Curves

The performance graphs (Figure 7-2 through Figure 7-8) are applicable to the circuit in Figure 7-1.  $T_a$ = 25 °C. unless otherwise specified.









### 7.2.2 Wide Input Voltage Ranges with TPS5430

Figure 7-9 shows an application circuit using the wide input voltage range of the TPS5430.



Figure 7-9. 10-V – 35-V Input to 5-V Output Application Circuit

#### 7.2.2.1 Design Requirements

For this design example, use the following as the input parameters. This circuit is also designed with a larger value output inductor and a lower closed loop crossover frequency.

| DESIGN PARAMETER      | EXAMPLE VALUE |
|-----------------------|---------------|
| Input voltage range   | 10 V to 35 V  |
| Output voltage        | 5 V           |
| Input ripple voltage  | 300 mV        |
| Output ripple voltage | 30 mV         |
| Output current rating | 3 A           |
| Operating frequency   | 500 kHz       |

#### 7.2.2.2 Detailed Design Procedure

The design procedure is similar to what is given for the design example in Section 7.2.1.2.



### 7.2.2.3 Wide Input Voltage Ranges with TPS5431

Figure 7-10 shows an application circuit using the wide input voltage range of the TPS5431.





#### 7.2.2.3.1 Design Requirements

For this design example, use the following as the input parameters. This circuit is also designed with a larger value output inductor and a lower closed loop crossover frequency.

| DESIGN PARAMETER      | EXAMPLE VALUE |  |  |  |  |  |
|-----------------------|---------------|--|--|--|--|--|
| Input voltage range   | 9 V to 21 V   |  |  |  |  |  |
| Output voltage        | 5 V           |  |  |  |  |  |
| Input ripple voltage  | 300 mV        |  |  |  |  |  |
| Output ripple voltage | 30 mV         |  |  |  |  |  |
| Output current rating | 3 A           |  |  |  |  |  |
| Operating frequency   | 500 kHz       |  |  |  |  |  |

#### 7.2.2.3.2 Detailed Design Procedure

The design procedure is similar to what is given for the design example in Section 7.2.1.2.



### 7.2.3 Circuit Using Ceramic Output Filter Capacitors

Figure 7-11 shows an application circuit using all ceramic capacitors for the input and output filters.



Figure 7-11. Ceramic Output Filter Capacitors Circuit

#### 7.2.3.1 Design Requirements

For this design example, use the following as the input parameters. This circuit is also designed with a ceramic output filter capacitor.

| DESIGN PARAMETER      | EXAMPLE VALUE |  |  |  |  |
|-----------------------|---------------|--|--|--|--|
| Input voltage range   | 10 V to 24 V  |  |  |  |  |
| Output voltage        | 3.3 V         |  |  |  |  |
| Input ripple voltage  | 300 mV        |  |  |  |  |
| Output current rating | 3 A           |  |  |  |  |
| Operating frequency   | 500 kHz       |  |  |  |  |

#### 7.2.3.2 Detailed Design Procedure

The design procedure is similar to what is given for the design example in Section 7.2.1.2, except for the selection of the output filter capacitor values and the design of the additional compensation components required to stabilize the circuit.



#### 7.2.3.2.1 Output Filter Component Selection

Using Equation 11, the minimum inductor value is 12 µH. A value of 15 µH is chosen for this design.

When using ceramic output filer capacitors, the recommended LC resonant frequency must be no more than 7 kHz. Because the output inductor is already selected at 15  $\mu$ H, this limits the minimum output capacitor value to:

$$C_{O}(MIN) \ge \frac{1}{(2\pi \times 7000)^{2} \times L_{O}}$$
 (16)

The minimum capacitor value is calculated to be 34  $\mu$ F. For this circuit a larger value of capacitor yields better transient response. A single 100  $\mu$ F output capacitor is used for C3. It is important to note that the actual capacitance of ceramic capacitors decreases with applied voltage. In this example, the output voltage is set to 3.3 V, minimizing this effect.

#### 7.2.3.2.2 External Compensation Network

When using ceramic output capacitors, additional circuitry is required to stabilize the closed loop system. For this circuit, the external components are R3, C4, C6, and C7. To determine the value of these components, first calculate the LC resonant frequency of the output filter:

$$F_{LC} = \frac{1}{2\pi \sqrt{L_{O} \times C_{O} (EFF)}}$$
(17)

For this example the effective resonant frequency is calculated as 4109 Hz

The network composed of R1, R2, R3, C5, C6, and C7 has two poles and two zeros that are used to tailor the overall response of the feedback network to accommodate the use of the ceramic output capacitors. The pole and zero locations are given by the following equations:

$$Fp1 = 500000 \times \frac{V_0}{F_{LC}}$$
 (18)

$$Fz1 = 0.7 \times F_{LC}$$
 (19)

$$Fz2 = 2.5 \times F_{LC}$$
 (20)

The final pole is located at a frequency too high to be of concern. The second zero, fz2 as defined by Equation 20 uses 2.5 for the frequency multiplier. In some cases this can need to be slightly higher or lower. Values in the range of 2.3 to 2.7 work well. The values for R1 and R2 are fixed by the 3.3 V output voltage as calculated using Equation 12. For this design R1 = 10 k $\Omega$  and R2 = 5.90 k $\Omega$ . With Fp1 = 401 Hz, Fz1 = 2876 Hz and Fz2 = 10.3 kHz, the values of R3, C6 and C7 are determined using Equation 21, Equation 22, and Equation 23:

$$C7 = \frac{1}{2\pi \times \text{Fp1} \times (\text{R1} \parallel \text{R2})}$$

$$R3 = \frac{1}{2\pi \times \text{Fz1} \times \text{C7}}$$
(21)
(22)

$$C6 = \frac{1}{2\pi \times Fz2 \times R1}$$
(23)

For this design, using the closest standard values, C7 is 0.1  $\mu$ F, R3 is 549  $\Omega$ , and C6 is 1500 pF. C4 is added to improve load regulation performance. It is effectively in parallel with C6 in the location of the second pole



frequency, so it must be small in relationship to C6. C4 must be less the 1/10 the value of C6. For this example, 150 pF works well.

For additional information on external compensation of the TPS5430, TPS5431 or other wide voltage range devices, see the *Using TPS5410/20/30/31 With Aluminum/Ceramic Output Capacitors* application report.

### 7.3 Power Supply Recommendations

The TPS5430 is designed to operate from an input voltage supply range between 5.5 V and 36 V. The TPS5431 is designed to operate from an input voltage supply range between 5.5 V and 23 V. This input supply must remain within the input voltage supply range. If the input supply is located more than a few inches from the TPS543x converter bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 100  $\mu$ F is a typical choice.

### 7.4 Layout

#### 7.4.1 Layout Guidelines

Connect a low ESR ceramic bypass capacitor to the VIN pin. Care must be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the TPS543x ground pin. The best way to do this is to extend the top side ground area from under the device adjacent to the VIN trace, and place the bypass capacitor as close as possible to the VIN pin. The minimum recommended bypass capacitance is 4.7  $\mu$ F ceramic with a X5R or X7R dielectric.

There must be a ground area on the top layer directly underneath the IC, with an exposed area for connection to the DAP. Use vias to connect this ground area to any internal ground planes. Use additional vias at the ground side of the input and output filter capacitors as well. The GND pin must be tied to the PCB ground by connecting it to the ground area under the device as shown below.

The PH pin must be routed to the output inductor, catch diode and boot capacitor. Because the PH connection is the switching node, the inductor must be located very close to the PH pin and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The catch diode must also be placed close to the device to minimize the output current loop area. Connect the boot capacitor between the phase node and the BOOT pin as shown. Keep the boot capacitor close to the IC and minimize the conductor trace lengths. The component placements and connections shown work well, but other connection routings can also be effective.

Connect the output filter capacitor(s) as shown between the VOUT trace and GND. It is important to keep the loop formed by the PH pin, Lout, Cout and GND as small as is practical.

Connect the VOUT trace to the VSENSE pin using the resistor divider network to set the output voltage. Do not route this trace too close to the PH trace. Due to the size of the IC package and the device pin-out, the trace can need to be routed under the output capacitor. Alternately, the routing can be done on an alternate layer if a trace under the output capacitor is not desired.

If using the grounding scheme shown in Figure 7-12, use a via connection to a different layer to route to the ENA pin.



### 7.4.2 Layout Example



Figure 7-12. Design Layout



## 8 Device and Documentation Support

### 8.1 Device Support

### 8.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 8.1.2 Development Support

### 8.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS5430 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners.

### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary

y This glossary lists and explains terms, acronyms, and definitions.



## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Revision J (July 2022) to Revision K (January 2024)                                                                                                                                                                                                                                                                                    | Page |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Updated WEBENCH® links throughout the data sheet. Added "integrated circuit" when the PowerPAD™                                                                                                                                                                                                                                                    |      |
|    | package is mentioned. Changed MOSFET resistance $110m\Omega$ to $100m\Omega$ . Changed I <sub>Q</sub> from $18\mu$ A to $15\mu$ A                                                                                                                                                                                                                  | 1    |
| •  | Changed Pin Configuration figure title to "DDA Package 8-Pin SOIC with Thermal Pad Top View" and                                                                                                                                                                                                                                                   |      |
|    | repositioned the title to the correct position. Changed "PowerPAD" to "DAP".                                                                                                                                                                                                                                                                       |      |
| •  | Updated Absolute Maximum Ratings table to new format which does not include specific parameter name                                                                                                                                                                                                                                                |      |
|    | and does include min and max columns. $T_{\rm J}$ called out in header. Pin names are used rather than signal                                                                                                                                                                                                                                      |      |
|    | names. BOOT and PH voltages now marked as output voltage. Updated footnotes and removed Note 2                                                                                                                                                                                                                                                     |      |
| •  | Changed BOOT to PH Absolute Maximum from 10 V to 6 V                                                                                                                                                                                                                                                                                               |      |
| •  | Changed PH to GND Absolute Maximum (transient < 10 ns) from -4 V to -1.2 V                                                                                                                                                                                                                                                                         |      |
| •  | Changed CDM ESD from ±1500 V to ±750 V.                                                                                                                                                                                                                                                                                                            | 4    |
| •  | Changed recommended operating "V <sub>I</sub> " to "input voltage"                                                                                                                                                                                                                                                                                 | 4    |
| •  | Updated thermal information footnotes to match current TI standards which include JEDEC standard                                                                                                                                                                                                                                                   |      |
|    | information. Changed custom board information to EVM $R_{\theta JA}$ information                                                                                                                                                                                                                                                                   | 4    |
| •  | Changed $R_{\theta JC(top)}$ from 46.4 to 46, $R_{\theta JB}$ from 20.8 to 15, $\psi_{JT}$ from 4.9 to 5.2, $\psi_{JB}$ from 20.7 to 15.3,                                                                                                                                                                                                         |      |
|    | and R <sub>0JC(bot)</sub> from 0.8 to 6                                                                                                                                                                                                                                                                                                            |      |
| •  | Added condition for typical specifications EC table's header, added parameter names, and used pin nan                                                                                                                                                                                                                                              |      |
| _  | in parameter descriptions. Footnote added                                                                                                                                                                                                                                                                                                          | 5    |
| •  | Changed test condition for V <sub>FB</sub> from "I <sub>O</sub> = 0 A to 3 A" to "T <sub>J</sub> = $-40^{\circ}$ C to $125^{\circ}$ C", Changed r <sub>DS(ON)</sub> to R <sub>DSO</sub> and test condition to for P from "V(IN = 5.5)(") to "V <sub>J</sub> = $-40^{\circ}$ C to $125^{\circ}$ C", Changed r <sub>DS(ON)</sub> to R <sub>DSO</sub> |      |
| •  | and test condition to for $R_{DSON(HS)}$ from "VIN = 5.5 V" to "V <sub>IN</sub> = 5.5 V, $V_{BOOT-SW}$ = 4.0 V"                                                                                                                                                                                                                                    |      |
|    | Changed the name of $I_Q$ to $I_{SD(VIN)}$ if ENA is low and $I_{Q(VIN)}$ if the chip is active                                                                                                                                                                                                                                                    | 5    |
| •  | Added test condition for $D_{MAX}$ , "f <sub>SW</sub> = 500 kHz" and for second $R_{DSON(HS)}$ spec "V <sub>IN</sub> = 12 V, V <sub>BOOT-SW</sub> = 4.5 V"                                                                                                                                                                                         | 5    |
| •  |                                                                                                                                                                                                                                                                                                                                                    |      |
|    | Changed I <sub>Q(VIN)</sub> typical from 3 mA to 2 mA, I <sub>SD(VIN)</sub> typical from 18 $\mu$ A to 15 $\mu$ A, VIN <sub>UVLO(H)</sub> from 330 mV 0.35 V, and V <sub>EN(H)</sub> from 450 mV to 325 mV                                                                                                                                         | 5    |
| •  | Changed R <sub>DS(ON)</sub> with VIN = 5 V typical from 150 m $\Omega$ to 125 m $\Omega$ and with VIN = 12 V from 110 m $\Omega$ to 10                                                                                                                                                                                                             | 0    |
|    | m $\Omega$ .                                                                                                                                                                                                                                                                                                                                       | _    |
| •  | Changed "110-mΩ high-side MOSFET" to "100-mΩ high-side MOSFET" and 18 µA to 15 µA in Overview                                                                                                                                                                                                                                                      | -    |
| •  | Changed shutdown current from 18 µA to 15 µA in <i>Enable (ENA) and Internal Slow Start</i> section                                                                                                                                                                                                                                                |      |
| •  | Changed UVLO hysteresis from 330 mV to 350 mV in UVLO description                                                                                                                                                                                                                                                                                  |      |
| •  | Changed "PwPd" to "DAP" on the TPS5430DDA package drawing in Figure 7-1 and "exposed PowerPA                                                                                                                                                                                                                                                       |      |
|    | to DAP in circuit description                                                                                                                                                                                                                                                                                                                      |      |
| •  | Changed "PwPd" to "DAP" on the TPS5430DDA package drawing in Figure 7-9                                                                                                                                                                                                                                                                            |      |
| •  | Changed "PwPd" to "DAP" on the TPS5431DDA package drawing in Figure 7-10                                                                                                                                                                                                                                                                           |      |
| •  | Changed "PwPd" to "DAP" on the TPS5430DDA package drawing in Figure 7-11                                                                                                                                                                                                                                                                           |      |
| •  | Changed "PowerPAD" to "DAP" in Layout Guidelines                                                                                                                                                                                                                                                                                                   |      |
|    |                                                                                                                                                                                                                                                                                                                                                    |      |

### Changes from Revision I (April 2017) to Revision J (July 2022)

| CI | hanges from Revision H (April 2016) to Revision I (March 2017) | Page |
|----|----------------------------------------------------------------|------|
| •  | Added WEBENCH® Model                                           | 1    |

Page



## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**DDA0008J** 



## **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012, variation BA.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

### **DDA0008J**

PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- Publication IPC-7351 may have alternate designs.
   Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.

www.ti.com

**DDA0008J** 



## **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.

www.ti.com



## PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins           | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|--------------------------|-----------------------|--------------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS5430DDA            | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes                | NIPDAU   NIPDAUAG<br>  NIPDAU        | Level-1-260C-UNLIM                | -40 to 125   | 5430                |
| TPS5430DDA.Z          | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5430                |
| TPS5430DDAG4          | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5430                |
| TPS5430DDAR           | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG<br>  NIPDAU        | Level-1-260C-UNLIM                | -40 to 125   | 5430                |
| TPS5430DDAR.Z         | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5430                |
| TPS5430DDARG4         | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5430                |
| TPS5431DDA            | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes                | NIPDAU   NIPDAUAG<br>  NIPDAU        | Level-1-260C-UNLIM                | -40 to 125   | 5431                |
| TPS5431DDA.Z          | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5431                |
| TPS5431DDAG4          | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5431                |
| TPS5431DDAR           | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG<br>  NIPDAU        | Level-1-260C-UNLIM                | -40 to 125   | 5431                |
| TPS5431DDAR.Z         | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5431                |
| TPS5431DDARG4         | Active        | Production           | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 5431                |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



www.ti.com

# PACKAGE OPTION ADDENDUM

14-May-2025

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF TPS5430 :**

• Automotive : TPS5430-Q1

• Enhanced Product : TPS5430-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions | are | nominal |
|-----------------|-----|---------|
|-----------------|-----|---------|

| Device      | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS5430DDAR | SO<br>PowerPAD  | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

13-May-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS5430DDAR | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |

## TEXAS INSTRUMENTS

www.ti.com

13-May-2025

## TUBE



## - B - Alignment groove width

|  | *All | dimensions | are | nominal |  |
|--|------|------------|-----|---------|--|
|--|------|------------|-----|---------|--|

| Device        | Package Name | Package Type | Pins | SPQ  | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|------|--------|--------|--------|--------|
| TPS5430DDA    | DDA          | HSOIC        | 8    | 75   | 508    | 12.19  | 510    | 7.88   |
| TPS5430DDA    | DDA          | HSOIC        | 8    | 75   | 506.6  | 8      | 3940   | 4.32   |
| TPS5430DDA    | DDA          | HSOIC        | 8    | 75   | 517    | 7.87   | 635    | 4.25   |
| TPS5430DDA.Z  | DDA          | HSOIC        | 8    | 75   | 506.6  | 8      | 3940   | 4.32   |
| TPS5430DDA.Z  | DDA          | HSOIC        | 8    | 75   | 508    | 12.19  | 510    | 7.88   |
| TPS5430DDA.Z  | DDA          | HSOIC        | 8    | 75   | 517    | 7.87   | 635    | 4.25   |
| TPS5430DDAG4  | DDA          | HSOIC        | 8    | 75   | 517    | 7.87   | 635    | 4.25   |
| TPS5430DDAG4  | DDA          | HSOIC        | 8    | 75   | 506.6  | 8      | 3940   | 4.32   |
| TPS5430DDAG4  | DDA          | HSOIC        | 8    | 75   | 508    | 12.19  | 510    | 7.88   |
| TPS5430DDAR   | DDA          | HSOIC        | 8    | 2500 | 508    | 12.19  | 510    | 7.88   |
| TPS5430DDAR.Z | DDA          | HSOIC        | 8    | 2500 | 508    | 12.19  | 510    | 7.88   |
| TPS5430DDARG4 | DDA          | HSOIC        | 8    | 2500 | 508    | 12.19  | 510    | 7.88   |
| TPS5431DDA    | DDA          | HSOIC        | 8    | 75   | 508    | 12.19  | 510    | 7.88   |
| TPS5431DDA    | DDA          | HSOIC        | 8    | 75   | 517    | 7.87   | 635    | 4.25   |
| TPS5431DDA    | DDA          | HSOIC        | 8    | 75   | 506.6  | 8      | 3940   | 4.32   |
| TPS5431DDA.Z  | DDA          | HSOIC        | 8    | 75   | 508    | 12.19  | 510    | 7.88   |
| TPS5431DDA.Z  | DDA          | HSOIC        | 8    | 75   | 506.6  | 8      | 3940   | 4.32   |
| TPS5431DDA.Z  | DDA          | HSOIC        | 8    | 75   | 517    | 7.87   | 635    | 4.25   |
| TPS5431DDAG4  | DDA          | HSOIC        | 8    | 75   | 506.6  | 8      | 3940   | 4.32   |
| TPS5431DDAG4  | DDA          | HSOIC        | 8    | 75   | 517    | 7.87   | 635    | 4.25   |
| TPS5431DDAG4  | DDA          | HSOIC        | 8    | 75   | 508    | 12.19  | 510    | 7.88   |
| TPS5431DDAR   | DDA          | HSOIC        | 8    | 2500 | 508    | 12.19  | 510    | 7.88   |
| TPS5431DDAR.Z | DDA          | HSOIC        | 8    | 2500 | 508    | 12.19  | 510    | 7.88   |
| TPS5431DDARG4 | DDA          | HSOIC        | 8    | 2500 | 508    | 12.19  | 510    | 7.88   |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated