**TPS28225** SLUS710E - MAY 2006 - REVISED JANUARY 2024 # TPS28225 High-Frequency 4A Sink Synchronous MOSFET Driver #### 1 Features - Drives Two N-Channel MOSFETs with 14ns Adaptive Dead Time - Wide Gate Drive Voltage: 4.5V Up to 8.8V With Best Efficiency at 7V to 8V - Wide Power System Train Input Voltage: 3V Up to - Wide Input PWM Signals: 2.0V up to 13.2V Amplitude - Capable to Drive MOSFETs with ≥40A Current per - High Frequency Operation: 14ns Propagation Delay and 10ns Rise/Fall Time Allow F<sub>SW</sub> – 2MHz - Capable to Propagate <30ns Input PWM Pulses - Low-Side Driver Sink On-Resistance (0.4 $\Omega$ ) Prevents dV/dT Related Shoot-Through Current - 3-State PWM Input for Power Stage Shutdown - Space Saving Enable (Input) and Power Good (Output) Signals on Same Pin - Thermal Shutdown - **UVLO** Protection - Internal Bootstrap Diode - Economical SOIC-8 and Thermally Enhanced 3mm x 3mm VSON-8 Packages - High Performance Replacement for Popular 3-State Input Drivers # 2 Applications - Multi-Phase DC-to-DC Converters with Analog or **Digital Control** - Desktop and Server VRMs and EVRDs - Portable and Notebook Regulators - Synchronous Rectification for Isolated Power Supplies # 3 Description The TPS28225 is a high-speed driver for N-channel complimentary driven power MOSFETs with adaptive dead-time control. This driver is optimized for use in variety of high-current one and multi-phase DC-to-DC converters. The TPS28225 is a solution that provides high efficiency, small size and low EMI emissions. The efficiency is achieved by up to 8.8V gate drive voltage, 14ns adaptive dead-time control, 14ns propagation delays and high-current 2A source and 4A sink drive capability. The $0.4\Omega$ impedance for the lower gate driver holds the gate of power MOSFET below its threshold and ensures no shoot-through current at high dV/dt phase node transitions. The bootstrap capacitor charged by an internal diode allows use of N-channel MOSFETs in a half-bridge configuration. #### **Device Information** | | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | |---|-------------|------------------------|-----------------| | | TPS28225 | D (SOIC 8) | 4.90mm × 3.91mm | | ' | | DRB (VSON 8) | 3.00mm x 3.00mm | For all available packages, see Section 12. **Simplified Schematic** # **Table of Contents** | 1 Features1 | 7.1 Application Information | . 17 | |---------------------------------------|------------------------------------------------------|------| | 2 Applications1 | 7.2 Typical Application | | | 3 Description1 | 7.3 System Examples | | | 4 Pin Configuration and Functions3 | 8 Power Supply Recommendations | | | 5 Specifications4 | 9 Layout | 28 | | 5.1 Absolute Maximum Ratings4 | 9.1 Layout Guidelines | | | 5.2 ESD Ratings4 | 9.2 Layout Example | | | 5.3 Recommended Operating Conditions4 | 10 Device and Documentation Support | | | 5.4 Thermal Information5 | 10.1 Device Support | . 30 | | 5.5 Electrical Characteristics5 | 10.2 Documentation Support | 30 | | 5.6 Switching Characteristics6 | 10.3 Receiving Notification of Documentation Updates | 30 | | 5.7 Typical Characteristics7 | 10.4 Support Resources | 30 | | 6 Detailed Description11 | 10.5 Trademarks | 30 | | 6.1 Overview | 10.6 Electrostatic Discharge Caution | 30 | | 6.2 Functional Block Diagram11 | 10.7 Glossary | 30 | | 6.3 Feature Description12 | 11 Revision History | . 31 | | 6.4 Device Functional Modes17 | 12 Mechanical, Packaging, and Orderable | | | 7 Application and Implementation17 | Information | . 31 | # **4 Pin Configuration and Functions** Figure 4-1. D Package 8-Pin SOIC Top View Figure 4-2. DRB Package 8-Pin VSON Top View **Table 4-1. Pin Functions** | | PIN | | | | |-------------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | | I/O | DESCRIPTION | | NAME | SOIC | VSON | | | | воот | 2 | 2 | I/O | Floating bootstrap supply pin for the upper gate drive. Connect the bootstrap capacitor between this pin and the Phase pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET. | | EN/PG | 7 | 7 | I/O Enable/power good input/output pin with 1-MΩ impedance. Conne to High to enable and Low to disable the device. When disabled, the draws less than 350-μA bias current. If the V <sub>DD</sub> is below UVLO thrower temperature shutdown occurs, this pin is internally pulled low. | | | GND | 4 | 4 | _ | Ground pin. All signals are referenced to this node. | | LGATE | 5 | 5 | 0 | Lower gate drive sink and source output. Connect to the gate of the low-side power N-Channel MOSFET. | | PHASE | 8 | 8 | ı | Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET. This pin provides a return path for the upper gate driver. | | PWM | 3 | 3 | I | The PWM signal is the control input for the driver. The PWM signal can enter three distinct states during operation, see the 3-state PWM Input section under DETAILED DESCRIPTION for further details. Connect this pin to the PWM output of the controller. | | Thermal pad | | Exposed die pad | _ | Connect directly to the GND for better thermal performance and EMI. | | UGATE | 1 | 1 | 0 | Upper gate drive sink/source output. Connect to gate of high-side power N-Channel MOSFET. | | VDD | 6 | 6 | ı | Connect this pin to a 5-V bias supply. Place a high quality bypass capacitor from this pin to GND. | # **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (3) | | , | MIN | MAX | UNIT | | | |------------------------------------------------------------|---------------------------|--------------------------|-------------------------------------------------------------------------|------|--|--| | Input supply voltage range, V <sub>DD</sub> <sup>(2)</sup> | | -0.3 | 8.8 | V | | | | Boot voltage, V <sub>BOOT</sub> | | -0.3 | 33 | V | | | | Phase voltage, V <sub>PHASE</sub> | DC | -2 | 32 or V <sub>BOOT</sub> + 0.3 –<br>V <sub>DD</sub> whichever is less | V | | | | | Pulse < 400 ns, E = 20 μJ | -7 | 33.1 or V <sub>BOOT</sub> + 0.3 – V <sub>DD</sub> whichever is less | V | | | | Input voltage range, V <sub>PWM</sub> , V <sub>EN/PG</sub> | | -0.3 | 13.2 | V | | | | Output voltage range, V <sub>UGATE</sub> | | V <sub>PHASE</sub> - 0.3 | V <sub>BOOT</sub> + 0.3, (V <sub>BOOT</sub> - V <sub>PHASE</sub> < 8.8) | V | | | | Output voltage range, v <sub>UGATE</sub> | Pulse < 100 ns, E = 2 μJ | V <sub>PHASE</sub> – 2 | V <sub>BOOT</sub> + 0.3, (V <sub>BOOT</sub> - V <sub>PHASE</sub> < 8.8) | V | | | | Output voltage range, V <sub>LGATE</sub> | | -0.3 | V <sub>DD</sub> + 0.3 | V | | | | Output voltage range, VLGATE | Pulse < 100 ns, E = 2 μJ | -2 | V <sub>DD</sub> + 0.3 | V | | | | Continuous total power dissipation | | | See Section 5.4 | | | | | Operating virtual junction temperature | -40 | 150 | °C | | | | | Lead temperature (soldering, 10 sec.) | | 300 | °C | | | | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | | | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the Data book for thermal limitations and considerations of packages. - (3) These devices are sensitive to electrostatic discharge; follow proper device handling procedures. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|-----------|------| | $V_{DD}$ | Input supply voltage | 4.5 | 7.2 | 8 | V | | V <sub>IN</sub> | Power input voltage | 3 | | 32 V– VDD | V | | TJ | Operating junction temperature range | -40 | | 125 | °C | ## **5.4 Thermal Information** | | | | TPS28225 | | | |-----------------------|----------------------------------------------|------------|----------|------|--| | | THERMAL METRIC | VSON (DRB) | SOIC (D) | UNIT | | | | | 8 PINS | 8 PINS | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 50.2 | 123.2 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 57.5 | 77.0 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 25.9 | 63.5 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 1.5 | 27.7 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 26.0 | 63.0 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.5 | N/A | °C/W | | # **5.5 Electrical Characteristics** $V_{DD}$ = 7.2 V, EN/PG pulled up to $V_{DD}$ by 100-k $\Omega$ resistor, $T_A$ = $T_J$ = -40°C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |----------------------|----------------------------------------------------|---------------------------------------------------------------------|------|--------------------|----------|------| | UNDER | VOLTAGE LOCKOUT | | | | | | | | Rising threshold | V <sub>PWM</sub> = 0 V | 3.2 | 3.5 | 3.8 | V | | | Falling threshold | V <sub>PWM</sub> = 0 V | 2.7 | 3.0 | | V | | | Hysteresis | | | 0.5 | | V | | BIAS CU | RRENTS | | | | ' | | | I <sub>DD(off)</sub> | Bias supply current | V <sub>EN/PG</sub> = low, PWM pin floating | | 350 | | μA | | I <sub>DD</sub> | Bias supply current | V <sub>EN/PG</sub> = high, PWM pin floating | | 500 | | μA | | INPUT (F | PWM) | | | | <u> </u> | | | | land the summand | V <sub>PWM</sub> = 5 V | | 185 | | μΑ | | I <sub>PWM</sub> | Input current | V <sub>PWM</sub> = 0 V | | -200 | | μA | | | PWM 3-state rising threshold <sup>(2)</sup> | | | 1.0 | | V | | | PWM 3-state falling threshold | V <sub>PWM</sub> PEAK = 5 V | 3.4 | 3.8 | 4.0 | V | | t <sub>HLD_R</sub> | 3-state shutdown Hold-off time | | | 250 | | ns | | T <sub>MIN</sub> | PWM minimum pulse to force U <sub>GATE</sub> pulse | C <sub>L</sub> = 3 nF at U <sub>GATE</sub> , V <sub>PWM</sub> = 5 V | | 30 | | ns | | ENABLE | /POWER GOOD (EN/PG) | | | | | | | | Enable high rising threshold | PG FET OFF | | 1.7 | 2.1 | V | | | Enable low falling threshold | PG FET OFF | 0.8 | 1.0 | | V | | | Hysteresis | | 0.35 | 0.70 | | V | | | Power good output | V <sub>DD</sub> = 2.5 V | | | 0.2 | V | | UPPER ( | GATE DRIVER OUTPUT (UGATE) | | | | | | | | Source resistance | 500 mA source current | | 1.0 | 2.0 | Ω | | | Source current (2) | V <sub>UGATE-PHASE</sub> = 2.5 V | | 2.0 | | Α | | t <sub>RU</sub> | Rise time | C <sub>L</sub> = 3 nF | | 10 | | ns | | | Sink resistance | 500 mA sink current | | 1.0 | 2.0 | Ω | | | Sink current (2) | V <sub>UGATE-PHASE</sub> = 2.5 V | | 2.0 | | Α | | t <sub>FU</sub> | Fall time | C <sub>L</sub> = 3 nF | | 10 | | ns | Product Folder Links: TPS28225 Copyright © 2024 Texas Instruments Incorporated ## 5.5 Electrical Characteristics (continued) $V_{DD}$ = 7.2 V, EN/PG pulled up to $V_{DD}$ by 100-k $\Omega$ resistor, $T_A$ = $T_J$ = -40°C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|----------------------------------|-----------------------------|-----|--------------------|-----|------| | LOWER | R GATE DRIVER OUTPUT (LGAT | | | | ' | | | | Source resistance | 500 mA source current | | 1.0 | 2.0 | Ω | | | Source current <sup>(2)</sup> | V <sub>LGATE</sub> = 2.5 V | | 2.0 | | Α | | t <sub>RL</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 3 nF | | 10 | | ns | | | Sink resistance | 500 mA sink current | | 0.4 | 1.0 | Ω | | | Sink current <sup>(2)</sup> | V <sub>LGATE</sub> = 2.5 V | | 4.0 | | Α | | | Fall time <sup>(2)</sup> | C <sub>L</sub> = 3 nF | | 5 | | ns | | воотя | STRAP DIODE | | • | | | | | V <sub>F</sub> | Forward voltage | Forward bias current 100 mA | | 1.0 | | V | | THERM | MAL SHUTDOWN | | | | | | | | Rising threshold <sup>(2)</sup> | | 150 | 160 | 170 | °C | | | Falling threshold <sup>(2)</sup> | | 130 | 140 | 150 | °C | | | Hysteresis | | | 20 | | °C | <sup>(1)</sup> Typical values for T<sub>A</sub> = 25°C # **5.6 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|-------------------------------------------|-----------------------|-----|-----|-----|------|--| | SWITCH | SWITCHING TIME | | | | | | | | t <sub>DLU</sub> | UGATE turn-off propagation Delay | C <sub>L</sub> = 3 nF | | 14 | | ns | | | t <sub>DLL</sub> | LGATE turn-off propagation Delay | C <sub>L</sub> = 3 nF | | 14 | | ns | | | t <sub>DTU</sub> | turn on | CL - 3 IIF | | 14 | | ns | | | t <sub>DTL</sub> | Dead time UGATE turn off to LGATE turn on | C <sub>L</sub> = 3 nF | | 14 | | ns | | Figure 5-1. TPS28225 Timing Diagram <sup>(2)</sup> Not production tested. # **5.7 Typical Characteristics** **Temperature** **Temperature** # **5.7 Typical Characteristics (continued)** Figure 5-8. UGATE Rise and Fall Time vs Temperature Figure 5-9. LGATE Rise and Fall Time vs Temperature Figure 5-10. UGATE and LGATE (Turning OFF Propagation Delays) vs Temperture Figure 5-11. UGATE and LGATE (Dead Time) vs Temperture # **5.7 Typical Characteristics (continued)** Figure 5-12. UGATE Minimum Short Pulse vs Temperature Figure 5-13. Bootstrap Diode Forward Voltage vs Temperature Figure 5-14. Bias Supply Current vs Switching Frequency Figure 5-15. Driver Dissipated Power vs Switching Frequency Figure 5-17. PWM Input Falling Switching Waveforms Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 5.7 Typical Characteristics (continued) Figure 5-19. Normal and 3-State Operation Enter/ Exit Conditions Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # **6 Detailed Description** ## 6.1 Overview The TPS28225 features a 3-state PWM input compatible with all multi-phase controllers employing 3-state output feature. As long as the input stays within 3-state window for the 250-ns hold-off time, the driver switches both outputs low. This shutdown mode prevents a load from the reversed- output-voltage. The other features include undervoltage lockout, thermal shutdown and two-way enable/power good signal. Systems without 3-state featured controllers can use enable/power good input/output to hold both outputs low during shutting down. The TPS28225 is offered in an economical SOIC-8 and thermally enhanced low-size Dual Flat No-Lead (DFN-8) packages. The driver is specified in the extended temperature range of -40°C to 125°C with the absolute maximum junction temperature 150°C. ## **6.2 Functional Block Diagram** For the TPS28225DRB the thermal PAD on the bottom side of package must be soldered and connected to the GND pin and to the GND plane of the PCB in the shortest possible way. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ### **6.3 Feature Description** #### 6.3.1 Undervoltage Lockout (UVLO) The TPS28225 incorporates an under voltage lockout circuit that keeps the driver disabled and external power FETs in an OFF state when the input supply voltage $V_{DD}$ is insufficient to drive external power FETs reliably. During power up, both gate drive outputs remain low until voltage $V_{DD}$ reaches UVLO threshold, typically 3.5 V . Once the UVLO threshold is reached, the condition of the gate drive outputs is defined by the input PWM and EN/PG signals. During power down the UVLO threshold is set lower, typically 3.0 V. The 0.5 V for the TPS28225 hysteresis is selected to prevent the driver from turning ON and OFF while the input voltage crosses UVLO thresholds, especially with low slew rate. The TPS28225 has the ability to send a signal back to the system controller that the input supply voltage $V_{DD}$ is insufficient by internally pulling down the EN/PG pin. The TPS28225 releases EN/PG pin immediately after the $V_{DD}$ has risen above the UVLO threshold. #### 6.3.2 Output Active Low The output active-low circuit effectively keeps the gate outputs low even if the driver is not powered up. This prevents open-gate conditions on the external power FETs and accidental turn on when the main power-stage supply voltage is applied before the driver is powered up. For the simplicity, the output active low circuit is shown in a block diagram as the resistor connected between LGATE and GND pins with another one connected between UGATE and PHASE pins. Product Folder Links: TPS28225 Copyright © 2024 Texas Instruments Incorporated #### 6.3.3 Enable/Power Good The Enable/Power Good circuit allows the TPS28225 to follow the PWM input signal when the voltage at EN/PG pin is above 2.1 V maximum. This circuit has a unique two-way communication capability. This is illustrated by Figure 6-1. Figure 6-1. Enable/Power Good Circuit The EN/PG pin has approximately 1-k $\Omega$ internal series resistor. Pulling EN/PG high by an external $\geq 20$ -k $\Omega$ resistor allows two-way communication between controller and driver. If the input voltage $V_{DD}$ is below UVLO threshold or thermal shut down occurs, the internal MOSFET pulls EN/PG pin to GND through 1-k $\Omega$ resistor. The voltage across the EN/PG pin is now defined by the resistor divider comprised by the external pull up resistor, 1-k $\Omega$ internal resistor and the internal FET having 1-k $\Omega$ R<sub>DS(on)</sub>. Even if the system controller allows the driver to start by setting its own enable output transistor OFF, the driver keeps the voltage at EN/PG low. Low EN/PG signal indicates that the driver is not ready yet because the supply voltage $V_{DD}$ is low or that the driver is in thermal shutdown mode. The system controller can arrange the delay of PWM input signals coming to the driver until the driver releases EN/PG pin. If the input voltage $V_{DD}$ is back to normal, or the driver is cooled down below its lower thermal shutdown threshold, then the internal MOSFET releases the EN/PG pin and normal operation resumes under the external Enable signal applied to EN/PG input. Another feature includes an internal 1-M $\Omega$ resistor that pulls EN/PG pin low and disables the driver in case the system controller accidentally loses connection with the driver. This could happen if, for example, the system controller is located on a separate PCB daughter board. The EN/PG pin can serve as the second pulse input of the driver additionally to PWM input. The delay between EN/PG and the UGATE going high, provided that PWM input is also high, is only about 30 ns. If the PWM input pulses are synchronized with EN/PG input, then when PWM and EN/PG are high, the UGATE is high and LGATE is low. If both PWM and EN/PG are low, then UGATE and LGATE are both low as well. This means the driver allows operation of a synchronous buck regulator as a conventional buck regulator using the body diode of the low-side power MOSFET as the freewheeling diode. This feature can be useful in some specific applications to allow startup with a pre-biased output or, to improve the efficiency of buck regulator when in power saving mode with low output current. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 6.3.4 3-State Input As soon as the EN/PG pin is set high and input PWM pulses are initiated (see Note below). The dead-time control circuit ensures that there is no overlapping between UGATE and LGATE drive outputs to eliminate shoot through current through the external power FETs. Additionally to operate under periodical pulse sequencing, the TPS28225 has a self-adjustable PWM 3-state input circuit. The 3-state circuit sets both gate drive outputs low. and thus turns the external power FETs OFF if the input signal is in a high impedance state for at least 250 ns typical. At this condition, the PWM input voltage level is defined by the internal 27-k $\Omega$ to 13-k $\Omega$ resistor divider shown in the block diagram. This resistor divider forces the input voltage to move into the 3-state window. Initially the 3-state window is set between 1.0-V and 2.0-V thresholds. The lower threshold of the 3-state window is always fixed at about 1.0 V. The higher threshold is adjusted to about 75% of the input signal amplitude. The self-adjustable upper threshold allows shorter delay if the input signal enters the 3-state window while the input signal was high, thus keeping the high-side power FET in ON state just slightly longer than 250 ns time constant set by an internal 3-state timer. Both modes of operation, PWM input pulse sequencing and the 3-state condition, are illustrated in the timing diagrams shown in Figure 5-19. The self-adjustable upper threshold allows operation in wide range amplitude of input PWM pulse signals. The waveforms in Figure 6-2 and Figure 6-3 illustrates the TPS28225 operation at normal and 3-state mode with the input pulse amplitudes 6 V and 2.5 V accordingly. After entering into the 3-state window and staying within the window for the hold-off time, the PWM input signal level is defined by the internal resistor divider and, depending on the input pulse amplitude, can be pulled up above the normal PWM pulse amplitude (Figure 6-3) or down below the normal input PWM pulse (Figure 6-2). #### 6.3.4.1 TPS28225 3-State Exit Mode To exit the 3-state operation mode, the PWM signal should go low and then high at least once. This is necessary to restore the voltage across the bootstrap capacitor that could be discharged during the 3-state mode if the 3-state condition lasts long enough. Note The driver sets UGATE low and LGATE high when PWM is low. When the PWM goes high, UGATE goes high and LGATE goes low. #### 6.3.4.2 External Resistor Interference Any external resistor between PWM input and GND with the value lower than 40 k $\Omega$ can interfere with the 3-state thresholds. If the driver is intended to operate in the 3-state mode, any resistor below 40 k $\Omega$ at the PWM and GND should be avoided. A resistor lower than 3.5 k $\Omega$ connected between the PWM and GND completely disables the 3-state function. In such case, the 3-state window shrinks to zero and the lower 3-state threshold becomes the boundary between the UGATE staying low and LGATE being high and vice versa depending on the PWM input signal applied. It is not necessary to use a resistor <3.5 k $\Omega$ to avoid the 3-state condition while using a controller that is 3-state capable. If the rise and fall time of the input PWM signal is shorter than 250 ns, then the driver never enters into the 3-state mode. In the case where the low-side MOSFET of a buck converter stays on during shutdown, the 3-state feature can be fused to avoid negative resonant voltage across the output capacitor. This feature also can be used during start up with a pre-biased output in the case where pulling the output low during the startup is not allowed due to system requirements. If the system controller does not have the 3-state feature and never goes into the high-impedance state, then setting the EN/PG signal low will keep both gate drive outputs low and turn both low-and high-side MOSFETs OFF during the shut down and start up with the pre-biased output. The self-adjustable input circuit accepts wide range of input pulse amplitudes (2 V up to 13.2 V) allowing use of a variety of controllers with different outputs including logic level. The wide PWM input voltage allows some flexibility if the driver is used in secondary side synchronous rectifier circuit. The operation of the TPS28225 with a 12-V input PWM pulse amplitude, and with $V_{DD}$ = 7.2 V and $V_{DD}$ = 5 V respectively is shown in Figure 6-4 and Figure 6-5. Figure 6-4. 12-V PWM Pulse at $V_{DD} = 7.2 \text{ V}$ Figure 6-5. 12-V PWM Pulse at $V_{DD} = 5 \text{ V}$ ### 6.3.5 Bootstrap Diode The bootstrap diode provides the supply voltage for the UGATE driver by charging the bootstrap capacitor connected between BOOT and PHASE pins from the input voltage VDD when the low-side FET is in ON state. At the very initial stage when both power FETs are OFF, the bootstrap capacitor is pre-charged through this path including the PHASE pin, output inductor and large output capacitor down to GND. The forward voltage drop across the diode is only 1.0 V at bias current 100 mA. This allows quick charge restore of the bootstrap capacitor during the high-frequency operation. #### 6.3.6 Upper and Lower Gate Drivers The upper and lower gate drivers charge and discharge the input capacitance of the power MOSFETs to allow operation at switching frequencies up to 2 MHz. The output stage consists of a P-channel MOSFET providing source output current and an N-channel MOSFET providing sink current through the output stage. The ON state resistances of these MOSFETs are optimized for the synchronous buck converter configuration working with low duty cycle at the nominal steady state condition. The UGATE output driver is capable of propagating PWM input puses of less than 30-ns while still maintaining proper dead time to avoid any shoot through current conditions. The waveforms related to the narrow input PWM pulse operation are shown in Figure 5-18. #### 6.3.7 Dead-Time Control The dead-time control circuit is critical for highest efficiency and no shoot through current operation throughout the whole duty cycle range with the different power MOSFETs. By sensing the output of driver going low, this circuit does not allow the gate drive output of another driver to go high until the first driver output falls below the specified threshold. This approach to control the dead time is called adaptive. The overall dead time also includes the fixed portion to ensure that overlapping never exists. The typical dead time is around 14 ns, although it varies over the driver internal tolerances, layout and external MOSFET parasitic inductances. The proper dead time is maintained whenever the current through the output inductor of the power stage flows in the forward or reverse direction. Reverse current could happen in a buck configuration during the transients or while dynamically changing the output voltage on the fly, as some microprocessors require. Because the dead time does not depend on inductor current direction, this driver can be used both in buck and boost regulators or in any bridge configuration where the power MOSFETs are switching in a complementary manner. Keeping the dead time at short optimal level boosts efficiency by 1% to 2% depending on the switching frequency. Measured switching waveforms in one of the practical designs show 10-ns dead time for the rising edge of PHASE node and 22 ns for the falling edge (Figure 9-1 and Figure 9-2 in the Application Section of the data sheet). Large non-optimal dead time can cause duty cycle modulation of the DC-to-DC converter during the operation point where the output inductor current changes its direction right before the turn ON of the high-side MOSFET. This modulation can interfere with the controller operation and it impacts the power stage frequency response transfer function. As the result, some output ripple increase can be observed. The TPS28225 driver is designed with the short adaptive dead time having fixed delay portion that eliminates risk of the effective duty cycle modulation at the described boundary condition. #### 6.3.8 Thermal Shutdown If the junction temperature exceeds 160°C, the thermal shutdown circuit will pull both gate driver outputs low and thus turning both, low-side and high-side power FETs OFF. When the driver cools down below 140°C after a thermal shutdown, then it resumes its normal operation and follows the PWM input and EN/PG signals from the external control circuit. While in thermal shutdown state, the internal MOSFET pulls the EN/PG pin low, thus setting a flag indicating the driver is not ready to continue normal operation. Normally the driver is located close to the MOSFETs, and this is usually the hottest spots on the PCB. Thus, the thermal shutdown feature of the TPS28225 can be used as an additional protection for the whole system from overheating. #### 6.4 Device Functional Modes TPS28225 device functional mode truth table. Table 6-1. Truth Table | | 10000 0 11 110010 | | | | | | | |-------|---------------------------------------------------|--------------|------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|--|--| | | V <sub>DD</sub> FALLING | | G > 3 V AND T <sub>J</sub> < 150°C | | | | | | PIN | $V_{DD}$ RISING < 3.5 V OR T <sub>J</sub> > 160°C | EN/PG RISING | | | | | | | | | < 1.7 V | PWM < 1 V | PWM > 1.5 V AND<br>T <sub>RISE</sub> /T <sub>FALL</sub> < 200 ns | PWM SIGNAL SOURCE IMPEDANCE >40 kΩ FOR > 250 ns (3-State) (1) | | | | LGATE | Low | Low | High | Low | Low | | | | UGATE | Low | Low | Low | High | Low | | | | EN/PG | Low | _ | _ | _ | - | | | <sup>(1)</sup> To exit the 3-state condition, the PWM signal should go low. One Low PWM input signal followed by one High PWM input signal is required before re-entering the 3-state condition. # 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 7.1 Application Information To effect fast switching of power devices and reduce associated switching power losses, a powerful MOSFET driver is employed between the PWM output of controllers and the gates of the power semiconductor devices. Also, MOSFET drivers are indispensable when it is impossible for the PWM controller to directly drive the MOSFETs of the switching devices. With the advent of digital power, this situation will be often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shifting circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate with digital power because they lack level-shifting capability. MOSFET drivers effectively combine both the level-shifting and buffer-drive functions. MOSFET drivers also find other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 7.2 Typical Application The DC-DC converter in Figure 7-1 displays the schematic of the TPS28225 in a multiphase high-current step-down power supply (only one phase is shown). This design uses a single high-side MOSFET Q10 and two low-side MOSFETs Q8 and Q9, the latter connected in parallel. The TPS28225 is controlled by multiphase buck DC-to-DC controller like TPS40090. As TPS28225 has internal shoot-through protection only one PWM control signal is required for each channel. Figure 7-1. One of Four Phases Driven by TPS28225 Driver in 4-Phase VRM Reference Design ### 7.2.1 Design Requirements The VRM Reference Design is capable of driving 35 A per phase. In this example it has a nominal input voltage of 12 V within a tolerance range of $\pm 5\%$ . The switching frequency is 500 kHz. The nominal duty cycle is 10%, therefore the low-side MOSFETs are conducting 90% of the time. By choosing lower $R_{DS(on)}$ the conduction losses of the switching elements are minimized. Table 7-1. VRM Reference Design Requirements | DESIGN PARAMETER | VALUE | | | | |---------------------------------------------------------------------------------------------|-------------------|--|--|--| | Supply voltage | 12 V ±5% | | | | | Output voltage | 0.83 V to 1.6 V | | | | | Frequency | 500 kHz | | | | | Peak-to-peak output voltage variation on load current transient (0 A to 100 A ) within 1 µs | <160 mV | | | | | Dynamic output voltage change slew rate | 12.25 mV per 5 μs | | | | #### 7.2.2 Detailed Design Procedure The bootstrap current can be limited by changing R32 to prevent overcharging of the bootstrap capacitor and to slow the turn-on transition of the high-side MOSFET. This reduces the peak amplitude and ringing of the switching node. Furthermore it minimizes the possibility of Cdv/dt-induced shoot-through of the low-side MOSFETs. The snubbers composed of C50 with R51 and C51 with R52 help to reduce switching noise. The output component selection considers the requirement of a fast transient response. For output capacitors small capacitance values are chosen because of rapid changes of the output voltage. These changes also require an inductor with low inductance. Due to the small duty cycle the low-side MOSFETs conduct a long time. Two low-side MOSFETs are selected to increase both thermal performance and efficiency. 800 #### 7.2.2.1 Four Phases Driven by TPS28225 Driver When using the same power stage Figure 7-1, the driver with the optimal drive voltage and optimal dead time can boost efficiency up to 5%. The optimal 8-V drive voltage versus 5-V drive contributes 2% to 3% efficiency increase and the remaining 1% to 2% can be attributed to the reduced dead time. The 7-V to 8-V drive voltage is optimal for operation at switching frequency range above 400 kHz and can be illustrated by observing typical R<sub>DS(on)</sub> curves of modern FETs as a function of their gate-drive voltage. This is shown in Figure 7-2. Figure 7-2 and Figure 7-3 show that the R<sub>DS(on)</sub> at 5-V drive is substantially larger than at 7 V and above that the R<sub>DS(on)</sub> curve is almost flat. This means that moving from 5-V drive to an 8-V drive boosts the efficiency because of lower R<sub>DS(on)</sub> of the MOSFETs at 8 V. Further increase of drive voltage from 8 V to 12 V only slightly decreases the conduction losses but the power dissipated inside the driver increases dramatically (by 125%). The power dissipated by the driver with 5-V, 8-V and 12-V drive as a function of switching frequency from 400 kHz to 800 kHz. It should be noted that the 12-V driver exceeds the maximum dissipated power allowed for an SOIC-8 package even at 400-kHz switching frequency. # 7.2.2.2 Switching The MOSFETs Driving the MOSFETs efficiently at high switching frequencies requires special attention to layout and the reduction of parasitic inductances. Efforts need to be done both at the driver's die and package level and at the PCB layout level to keep the parasitic inductances as low as possible. Figure 7-4 shows the main parasitic inductances and current flow during turning ON and OFF of the MOSFET by charging its $C_{GS}$ gate capacitance. Figure 7-4. MOSFET Drive Paths and Main Circuit Parasitics The $I_{SOURCE}$ current charges the gate capacitor and the $I_{SINK}$ current discharges it. The rise and fall time of voltage across the gate defines how quickly the MOSFET can be switched. The timing parameters specified in datasheet for both upper and lower driver are shown in Figure 5-16 and Figure 5-17 where 3-nF load capacitor has been used for the characterization data. Based on these actual measurements, the analytical curves in Figure 7-5 and Figure 7-6 show the output voltage and current of upper and low side drivers during the discharging of load capacitor. The left waveforms show the voltage and current as a function of time, while the right waveforms show the relation between the voltage and current during fast switching. These waveforms show the actual switching process and its limitations because of parasitic inductances. The static $V_{OUT}/I_{OUT}$ curves shown in many datasheets and specifications for the MOSFET drivers do not replicate actual switching condition and provide limited information for the user. Turning Off of the MOSFET needs to be done as fast as possible to reduce switching losses. For this reason the TPS28225 driver has very low output impedance specified as $0.4~\Omega$ typical for lower driver and 1 $\Omega$ typical for upper driver at DC current. Assuming 8-V drive voltage and no parasitic inductances, one can expect an initial sink current amplitude of 20 A and 8 A respectively for the lower and upper drivers. With pure R-C discharge circuit for the gate capacitor, the voltage and current waveforms are expected to be exponential. However, because of parasitic inductances, the actual waveforms have some ringing and the peak current for the lower driver is about 4 A and about 2.5 A for the upper driver (Figure 7-5 and Figure 7-6). The overall parasitic inductance for the lower drive path is estimated as 4 nH and for the upper drive path as 6 nH. The internal parasitic inductance of the driver, which includes inductances of bonded wires and package leads, can be estimated for SOIC-8 package as 2 nH for lower gate and 4 nH for the upper gate. Use of DFN-8 package reduces the internal parasitic inductances by approximately 50%. Figure 7-5. LGATE Turning Off Voltage and Sink Current vs Time (Related Switching Diagram (right)) Figure 7-6. UGATE Turning Off Voltage and Sink Current vs Time (Related Switching Diagram (right)) ### 7.2.2.3 List of Materials For this specific example see Table 7-2. The component vendors are not limited to those shown in the table below. It should be noted that in this example, the power MOSFET packages were chosen with drains on top. The decoupling capacitors C47, C48, C65, and C66 were chosen to have low profiles. This allows the designer to meet good layout rules and place a heatsink on top of the FETs using an electrically isolated and thermally conductive pad. **Table 7-2. List of Materials** | REF DES COUNT | | DESCRIPTION | MANUFACTURE | PART NUMBER | | | |-----------------------|---|-----------------------------------------------------------------------------------------------|-------------------|----------------|--|--| | C47, C48,<br>C65, C66 | 4 | Capacitor, ceramic, 4.7 µF, 16 V, X5R 10%, low profile 0.95 mm, 1206 | TDK | C3216X5R1C475K | | | | C41, C42 | 2 | Capacitor, ceramic, 10 µF, 16 V, X7R 10%, 1206 | TDK | C3216X7R1C106K | | | | C50, C51 | 2 | Capacitor, ceramic, 1000 pF, 50 V, X7R, 10%, 0603 | Std | Std | | | | C23 | 1 | Capacitor, ceramic, 0.22 μF, 16 V, X7R, 10%, 0603 | Std | Std | | | | C25, C49, C71 | 3 | Capacitor, ceramic, 1 µF, 16 V, X7R, 10%, '0603 | Std | Std | | | | L3 | 1 | Inductor, SMT, 0.12 μH, 31 A, 0.36 mΩ, 0.400 x 0.276 | Pulse | PA0511-101 | | | | Q8, Q9 | 2 | Mosfet, N-channel, V <sub>DS</sub> 30 V, R <sub>DS</sub> 2.4 mΩ, I <sub>D</sub> 45 A, LFPAK-i | Renesas | RJK0301DPB-I | | | | Q10 | 1 | Mosfet, N-channel, V <sub>DS</sub> 30 V, R <sub>DS</sub> 6.2 mΩ, I <sub>D</sub> 30 A, LFPAK-i | Renesas | RJK0305DPB-I | | | | R32 | 1 | Resistor, chip, 0 Ω, 1/10 W, 1%, '0805 | Std | Std | | | | R51, R52 | 2 | Resistor, chip, 2.2 Ω, 1/10 W, 1%, '0805 | Std | Std | | | | U7 | 1 | Device, High Frequency 4-A Sink Synchronous Buck MOSFET Driver, DFN-8 | Texas Instruments | TPS28225DRB | | | ## 7.2.3 Application Curves Efficiency achieved using TPS28225 driver with 8-V drive at different switching frequencies a similar industry 5-V driver using the power stage in Figure 7-1 is shown in Figure 7-7, Figure 7-8, Figure 7-9, Figure 7-10 and Figure 7-11. Submit Document Feedback Figure 7-11. Efficiency vs Load Current ## 7.3 System Examples Figure 7-12, Figure 7-13 and Figure 7-14 below illustrate typical implementations of the TPS28225 in step-down power supplies. Figure 7-12. One-Phase POL Regulator Figure 7-13. Driver for Synchronous Rectification with Complementary Driven MOSFETs Figure 7-14. Multi-Phase Synchronous Buck Converter # **8 Power Supply Recommendations** The supply voltage range for operation is 4.5 to 8 V. The lower end of this range is governed by the undervoltage lockout thresholds. The UVLO disables the driver and keeps the power FETs OFF when $V_{DD}$ is too low. A lows ESR ceramic decoupling capacitor in the range of 0.22 $\mu F$ to 4.7 $\mu F$ between $V_{DD}$ and GND is recommended. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 9 Layout # 9.1 Layout Guidelines To improve the switching characteristics and efficiency of a design, the following layout rules need to be followed. - Locate the driver as close as possible to the MOSFETs. - Locate the V<sub>DD</sub> and bootstrap capacitors as close as possible to the driver. - Pay special attention to the GND trace. Use the thermal pad of the DFN-8 package as the GND by connecting it to the GND pin. The GND trace or pad from the driver goes directly to the source of the MOSFET but should not include the high current path of the main current flowing through the drain and source of the MOSFET. - Use a similar rule for the PHASE node as for the GND. - Use wide traces for UGATE and LGATE closely following the related PHASE and GND traces. Eighty to 100 mils width is preferable where possible. - Use at least 2 or more vias if the MOSFET driving trace needs to be routed from one layer to another. For the GND the number of vias are determined not only by the parasitic inductance but also by the requirements for the thermal pad. - Avoid PWM and enable traces going close to the PHASE node and pad where high dV/dT voltage can induce significant noise into the relatively high impedance leads. It should be taken into account that poor layout can cause 3% to 5% less efficiency versus a good layout design and can even decrease the reliability of the whole system. The schematic of one of the phases in a multi-phase synchronous buck regulator and the related layout are shown in Figure 7-1 and Figure 9-3. These help to illustrate good design practices. The power stage includes one high-side MOSFET Q10 and two low-side MOSFETS (Q8 and Q9). The driver (U7) is located on bottom side of PCB close to the power MOSFETs. The related switching waveforms during turning ON and OFF of upper FET are shown in Figure 9-1 and Figure 9-2. The dead time during turning ON is only 10 ns (Figure 9-1) and 22 ns during turning OFF (Figure 9-2). # 9.2 Layout Example Figure 9-3. Component Placement Based on Schematic in Figure 7-1 # 10 Device and Documentation Support ## 10.1 Device Support # 10.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## **10.2 Documentation Support** #### 10.2.1 Related Documentation TPS40090, TPS40091 2/3/4-Phase Multi-Phase Controller, (SLUS578) ## 10.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 10.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 10.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 11 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | Changes from Revision D (September 2015) to Revision E (January 2024) | Page | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | • | Deleted ambient temperature from Absolute Maximum Ratings | 4 | | C | Changes from Revision C (April 2010) to Revision D (September 2015) | Page | | • | Added Pin Configuration and Functions section, Handling Rating table, Feature Description sectional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderab section | section, <i>Layout</i><br>le <i>Information</i> | | • | Deleted the TPS28226 device. | | | C | Changes from Revision B (July 2007) to Revision C (April 2010) | Page | | • | Changed FUNCTIONAL BLOCK DIAGRAM | 3 | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 20-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ MSL rating/ | | Op temp (°C) | Part marking | |-----------------------|----------|---------------|----------------|-----------------------|------|--------------------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS28225D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 28225 | | TPS28225DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 28225 | | TPS28225DRBR | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 8225 | | | | | | | | | | | 65166 | | TPS28225DRBT | Active | Production | SON (DRB) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 8225 | | | | | | | | | | | 65166 | | TPS28226D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 28226 | | TPS28226DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 28226 | | TPS28226DRBR | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8226 | | TPS28226DRBT | Obsolete | Production | SON (DRB) 8 | - | - | Call TI | Call TI | -40 to 125 | 8226 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 20-May-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS28225: Automotive: TPS28225-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 13-May-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS28225DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TPS28225DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS28225DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS28226DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TPS28226DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 13-May-2025 #### \*All dimensions are nominal | 7 til dilliononono are memiliar | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS28225DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | TPS28225DRBR | SON | DRB | 8 | 3000 | 346.0 | 346.0 | 33.0 | | TPS28225DRBT | SON | DRB | 8 | 250 | 182.0 | 182.0 | 20.0 | | TPS28226DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | TPS28226DRBR | SON | DRB | 8 | 3000 | 356.0 | 356.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated