LM6132, LM6134 SNOS751E -APRIL 2000-REVISED SEPTEMBER 2014 # LM6132/LM6134 Dual and Quad Low Power 10 MHz Rail-to-Rail I/O Operational Amplifiers #### **Features** - (For 5V Supply, Typ Unless Noted) - Rail-to-Rail Input CMVR -0.25 V to 5.25 V - Rail-to-Rail Output Swing 0.01V to 4.99V - High Gain-Bandwidth, 10 MHz at 20 kHz - Slew Rate 12 V/µs - Low Supply Current 360 µA/Amp - Wide Supply Range 2.7 V to over 24 V - CMRR 100 dB - Gain 100 dB with $R_1 = 10 \text{ k}$ - PSRR 82 dB ## **Applications** - **Battery Operated Instrumentation** - Instrumentation Amplifiers - Portable Scanners - Wireless Communications - Flat Panel Display Driver # 3 Description The LM6132/34 provides new levels of speed vs. power performance in applications where low voltage supplies or power limitations previously made compromise necessary. With only 360 µA/amp supply current, the 10 MHz gain-bandwidth of this device supports new portable applications where higher power devices unacceptably drain battery life. The LM6132/34 can be driven by voltages that exceed both power supply rails, thus eliminating concerns over exceeding the common-mode voltage range. The rail-to-rail output swing capability provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages. The LM6132/34 can also drive large capacitive loads without oscillating. Operating on supplies from 2.7 V to over 24 V, the LM6132/34 is excellent for a very wide range of applications, from battery operated systems with large bandwidth requirements to high speed instrumentation. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|---------------------| | LM6132 | SOIC (8) | 4.90 mm x 3.91 mm | | LM6132 | PDIP (8) | 9.81 mm x 6.35 mm | | LM6134 | SOIC (14) | 8.65 mm x 3.91 mm | | LM6134 | PDIP (14) | 19.177 mm x 6.35 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### Supply Current vs. Supply Voltage #### Offset Voltage vs. Supply Voltage # **Table of Contents** | 1 | Features 1 | | 6.9 2.7V AC Electrical Characteristics | <del>(</del> | |--------|----------------------------------------|---|------------------------------------------|--------------| | 2 | Applications 1 | | 6.10 24V DC Electrical Characteristics | 7 | | 3 | Description 1 | | 6.11 24V AC Electrical Characteristics | 7 | | 4 | Revision History | | 6.12 Typical Performance Characteristics | 8 | | 5 | Pin Configuration and Functions | 7 | Application and Implementation | 13 | | 5<br>6 | Specifications | | 7.1 Application Information | 13 | | U | 6.1 Absolute Maximum Ratings | | 7.2 Enhanced Slew Rate | 13 | | | | | 7.3 Typical Applications | 17 | | | 6.2 Handling Ratings | 8 | Device and Documentation Support | | | | . 3 | | 8.1 Related Links | | | | 6.4 Thermal Information, 8-Pin | | 8.2 Trademarks | 18 | | | 6.5 Thermal Information, 14-Pin | | 8.3 Electrostatic Discharge Caution | 18 | | | 6.6 5.0V DC Electrical Characteristics | | 8.4 Glossary | | | | 6.7 5.0V AC Electrical Characteristics | 9 | Mechanical, Packaging, and Orderable | | | | 6.8 2.7V DC Electrical Characteristics | J | Information | 18 | | | | | | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision D (February 2013) to Revision E | Page | |-----------------------------------------------------------------------------------------------------|----------| | Changed "Junction Temperature Range" to "Operating Temperature Range" and deleted "T <sub>J</sub> " | 4 | | Deleted T <sub>J</sub> = 25°C for Electrical Characteristics tables. | <u> </u> | | Changes from Revision C (February 2013) to Revision D | Page | | Changed layout of National Data Sheet to TI format | 17 | # 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | | | | |----------------|--------|----------------|------|-------------------------| | | LM6132 | LM6134 | I/O | DESCRIPTION | | NAME | D/P | D/NFF0014<br>A | ., 0 | DEGGINI HON | | -IN A | 2 | 2 | I | ChA Inverting Input | | +IN A | 3 | 3 | I | ChA Non-inverting Input | | -IN B | 6 | 6 | I | ChB Inverting Input | | +IN B | 5 | 5 | I | ChB Non-inverting Input | | -IN C | | 9 | I | ChC Inverting Input | | +IN C | | 10 | I | ChC Non-inverting Input | | -IN D | | 13 | I | ChD Inverting Input | | +IN D | | 12 | I | ChD Non-inverting Input | | OUT A | 1 | 1 | 0 | ChA Output | | OUT B | 7 | 7 | 0 | ChB Output | | OUT C | | 8 | 0 | ChC Output | | OUT D | | 14 | 0 | ChD Output | | V <sup>-</sup> | 4 | 11 | ı | Negative Supply | | V <sup>+</sup> | 8 | 4 | ı | Positive Supply | Copyright © 2000–2014, Texas Instruments Incorporated Submit Documentation Feedback ## 6 Specifications # 6.1 Absolute Maximum Ratings<sup>(1)(2)</sup> over operating free-air temperature range (unless otherwise noted) | | MIN MAX | UNIT | |--------------------------------------------------|------------------------------------------------|------| | Differential Input Voltage | ±15 | V | | Voltage at Input/Output Pin | (V <sup>+</sup> )+0.3<br>(V <sup>-</sup> )−0.3 | V | | Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 35 | V | | Current at Input Pin | ±10 | mA | | Current at Output Pin (3) | ±25 | mA | | Current at Power Supply Pin | 50 | mA | | Lead Temp. (soldering, 10 sec.) | 260 | °C | | Junction Temperature (4) | 150 | °C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical characteristics. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (3) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. - (4) The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly into a PC board. #### 6.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|---------------------------|------------------------------------------------------------------|-----|------|------| | T <sub>stg</sub> | Storage temperature range | | -65 | +150 | °C | | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | | 2500 | V | Human Body Model, 1.5 kΩ in series with 100 pF .JEDEC document JEP155 states that 2500-V HBM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |---------------------------------------------|-----|----------------------|------| | Supply Voltage | | $1.8 \le V^+ \le 24$ | V | | Operating Temperature Range: LM6132, LM6134 | -40 | +85 | °C | <sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical characteristics. #### 6.4 Thermal Information, 8-Pin | | THERMAL METRIC <sup>(1)</sup> | | P (PDIP) | LINUT | |-----------------|----------------------------------------|--------|----------|-------| | | I TERMAL METRIC ' | 8 PINS | 8 PINS | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 193 | 115 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## 6.5 Thermal Information, 14-Pin | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | NFF (PDIP) | UNIT | |---------------------------------------------------------|----------|-----------------|------| | I THERMAL METRIC ' | 14 PINS | 14 PINS 14 PINS | | | R <sub>θJA</sub> Junction-to-ambient thermal resistance | 126 | 81 | °C/W | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright © 2000–2014, Texas Instruments Incorporated # 6.6 5.0V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $V^+ = 5.0V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extremes | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | LM6134AI<br>LM6132AI<br>LIMIT <sup>(2)</sup> | LM6134BI<br>LM6132BI<br>LIMIT <sup>(2)</sup> | UNIT | |-------------------|----------------------------------------|-------------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------------| | V <sub>OS</sub> | Input Offset Voltage | | 0.25 | 2<br><b>4</b> | 6<br><b>8</b> | mV<br>max | | TCV <sub>OS</sub> | Input Offset Voltage Average Drift | | 5 | | | μV/C | | I <sub>B</sub> | Input Bias Current | $0V \le V_{CM} \le 5V$ | 110 | 140<br><b>300</b> | 180<br><b>350</b> | nA<br>max | | los | Input Offset Current | | 3.4 | 30<br><b>50</b> | 30<br><b>50</b> | nA<br>max | | R <sub>IN</sub> | Input Resistance, CM | | 104 | | | $M\Omega$ | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 4V$ | 100 | 75<br><b>70</b> | 75<br><b>70</b> | dB | | | | $0V \le V_{CM} \le 5V$ | 80 | 60<br><b>55</b> | 60<br><b>55</b> | min | | PSRR | Power Supply Rejection Ratio | ±2.5V ≤ V <sup>+</sup> ≤ ±12V | 82 | 78<br><b>75</b> | 78<br><b>75</b> | dB<br>min | | V <sub>CM</sub> | Input Common-Mode Voltage Range | | -0.25<br>5.25 | 0<br>5.0 | 0<br>5.0 | V | | $A_{V}$ | Large Signal Voltage Gain | R <sub>L</sub> = 10k | 100 | 25<br><b>8</b> | 15<br><b>6</b> | V/mV<br>min | | Vo | Output Swing | wing 100k Load | 4.992 | 4.98<br><b>4.93</b> | 4.98<br><b>4.93</b> | V<br>min | | | | | 0.007 | 0.017 | 0.017<br><b>0.019</b> | V<br>max | | | | 10k Load | 4.952 | 4.94<br><b>4.85</b> | 4.94<br><b>4.85</b> | V<br>min | | | | | 0.032 | 0.07<br><b>0.09</b> | 0.07<br><b>0.09</b> | V<br>max | | | | 5k Load | 4.923 | 4.90<br><b>4.85</b> | 4.90<br><b>4.85</b> | V<br>min | | | | | 0.051 | 0.095<br><b>0.12</b> | 0.095<br><b>0.12</b> | V<br>max | | I <sub>SC</sub> | Output Short Circuit Current<br>LM6132 | Sourcing | 4 | 2<br><b>2</b> | 2<br>1 | mA<br>min | | | | Sinking | 3.5 | 1.8<br><b>1.8</b> | 1.8<br><b>1</b> | mA<br>min | | I <sub>SC</sub> | Output Short Circuit Current<br>LM6134 | Sourcing | 3 | 2<br><b>1.6</b> | 2 | mA<br>min | | | | Sinking | 3.5 | 1.8<br><b>1.3</b> | 1.8<br><b>1</b> | mA<br>min | | I <sub>S</sub> | Supply Current | Per Amplifier | 360 | 400<br><b>450</b> | 400<br><b>450</b> | μA<br>max | <sup>(1)</sup> Typical Values represent the most likely parametric normal.(2) All limits are guaranteed by testing or statistical analysis. Submit Documentation Feedback #### 6.7 5.0V AC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $V^+ = 5.0V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extremes | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | LM6134AI<br>LM6132AI<br>LIMIT <sup>(2)</sup> | LM6134BI<br>LM6132BI<br>LIMIT <sup>(2)</sup> | UNIT | |----------------|------------------------------|----------------------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------|--------------------| | SR | Slew Rate | $\pm 4V @ V_S = \pm 6V$<br>R <sub>S</sub> < 1 k $\Omega$ | 14 | 8<br><b>7</b> | 8<br><b>7</b> | V/µs<br>min | | GBW | Gain-Bandwidth Product | f = 20 kHz | 10 | 7.4<br><b>7</b> | 7.4<br><b>7</b> | MHz<br>min | | θm | Phase Margin | R <sub>L</sub> = 10k | 33 | | | deg | | G <sub>m</sub> | Gain Margin | R <sub>L</sub> = 10k | 10 | | | dB | | e <sub>n</sub> | Input Referred Voltage Noise | f = 1 kHz | 27 | | | nV/√ <del>Hz</del> | | in | Input Referred Current Noise | f = 1 kHz | 0.18 | | | pA/√ <del>Hz</del> | <sup>(1)</sup> Typical Values represent the most likely parametric normal. #### 6.8 2.7V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $V^+ = 2.7V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extreme | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | LM6134AI<br>LM6132AI<br>LIMIT <sup>(2)</sup> | LM6134BI<br>LM6132BI<br>LIMIT <sup>(2)</sup> | UNIT | |-----------------|---------------------------------|--------------------------------|--------------------|----------------------------------------------|----------------------------------------------|-----------| | V <sub>OS</sub> | Input Offset Voltage | | 0.12 | 2<br><b>8</b> | 6<br><b>12</b> | mV<br>max | | I <sub>B</sub> | Input Bias Current | 0V ≤ V <sub>CM</sub> ≤ 2.7V | 90 | | | nA | | Ios | Input Offset Current | | 2.8 | | | nA | | R <sub>IN</sub> | Input Resistance | | 134 | | | ΜΩ | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 2.7V$ | 82 | | | dB | | PSRR | Power Supply Rejection Ratio | ±1.35V ≤ V <sup>+</sup> ≤ ±12V | 80 | | | dB | | V <sub>CM</sub> | Input Common-Mode Voltage Range | | | 2.7<br>0 | 2.7<br>0 | V | | A <sub>V</sub> | Large Signal Voltage Gain | R <sub>L</sub> = 10k | 100 | | | V/mV | | Vo | Output Swing | R <sub>L</sub> = 100k | 0.03 | 0.08<br><b>0.112</b> | 0.08<br><b>0.112</b> | V<br>max | | | | | 2.66 | 2.65<br><b>2.25</b> | 2.65<br><b>2.25</b> | V<br>min | | Is | Supply Current | Per Amplifier | 330 | | | μΑ | <sup>(1)</sup> Typical Values represent the most likely parametric normal. #### 6.9 2.7V AC Electrical Characteristics Unless otherwise specified, all limits guaranteed for V<sup>+</sup> = 2.7V, V<sup>-</sup> = 0V, $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to V<sup>+</sup>/2. | PARAMETER | | TEST CONDITIONS | TYP (1) | LM6134AI<br>LM6132AI<br>LIMIT | LM6134BI<br>LM6132BI<br>LIMIT<br>(2) | | |----------------|------------------------|---------------------------------|---------|-------------------------------|--------------------------------------|-----| | GBW | Gain-Bandwidth Product | $R_L = 10k, f = 20 \text{ kHz}$ | 7 | | | MHz | | $\theta_{m}$ | Phase Margin | R <sub>L</sub> = 10k | 23 | | | deg | | G <sub>m</sub> | Gain Margin | | 12 | | | dB | <sup>(1)</sup> Typical Values represent the most likely parametric normal. Submit Documentation Feedback Copyright © 2000–2014, Texas Instruments Incorporated <sup>(2)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(2)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(2)</sup> All limits are guaranteed by testing or statistical analysis. #### 6.10 24V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $V^+ = 24V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extreme | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | LM6134AI<br>LM6132AI<br>LIMIT <sup>(2)</sup> | LM6134BI<br>LM6132BI<br>LIMIT <sup>(2)</sup> | UNIT | |-----------------|---------------------------------|-----------------------------|--------------------|----------------------------------------------|----------------------------------------------|----------------------| | Vos | Input Offset Voltage | | 1.7 | 3<br><b>5</b> | 7<br><b>9</b> | mV<br>max | | I <sub>B</sub> | Input Bias Current | 0V ≤ V <sub>CM</sub> ≤ 24V | 125 | | | nA | | los | Input Offset Current | | 4.8 | | | nA | | R <sub>IN</sub> | Input Resistance | | 210 | | | ΜΩ | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 24V$ | 80 | | | dB | | PSRR | Power Supply Rejection Ratio | 2.7V ≤ V <sup>+</sup> ≤ 24V | 82 | | | dB | | V <sub>CM</sub> | Input Common-Mode Voltage Range | | -0.25<br>24.25 | 0<br>24 | 0<br>24 | V min<br>V max | | A <sub>V</sub> | Large Signal Voltage Gain | R <sub>L</sub> = 10k | 102 | | | V/mV | | Vo | Output Swing | R <sub>L</sub> = 10k | 0.075<br>23.86 | 0.15<br>23.8 | 0.15<br>23.8 | V<br>max<br>V<br>min | | Is | Supply Current | Per Amplifier | 390 | 450<br><b>490</b> | 450<br><b>490</b> | μA<br>max | Typical Values represent the most likely parametric normal. All limits are guaranteed by testing or statistical analysis. #### 6.11 24V AC Electrical Characteristics Unless otherwise specified, all limits guaranteed for V<sup>+</sup> = 24V, V<sup>-</sup> = 0V, $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to V<sup>+</sup>/2. | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | LM6134AI<br>LM6132AI<br>LIMIT <sup>(2)</sup> | LM6134BI<br>LM6132BI<br>LIMIT <sup>(2)</sup> | UNIT | |----------------|-------------------------------------|-------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------|------| | GBW | Gain-Bandwidth Product | R <sub>L</sub> = 10k, f = 20 kHz | 11 | | | MHz | | $\theta_{m}$ | Phase Margin | R <sub>L</sub> = 10k | 23 | | | deg | | G <sub>m</sub> | Gain Margin | R <sub>L</sub> = 10k | 12 | | | dB | | THD + N | Total Harmonic Distortion and Noise | $A_V = +1, V_O = 20V_{P-P}$<br>f = 10 kHz | 0.0015% | | | | <sup>(1)</sup> Typical Values represent the most likely parametric normal. All limits are guaranteed by testing or statistical analysis. # 6.12 Typical Performance Characteristics $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ unless otherwise specified # **Typical Performance Characteristics (continued)** $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ unless otherwise specified Figure 7. I<sub>BIAS</sub> vs. V<sub>CM</sub> Figure 8. $I_{\rm BIAS}$ vs. $V_{\rm CM}$ Figure 9. Input Bias Current vs. Supply Voltage Figure 10. Negative PSRR vs. Frequency Figure 11. Positive PSSR vs. Frequency Figure 12. dV<sub>OS</sub> vs. Output Voltage # TEXAS INSTRUMENTS ## **Typical Performance Characteristics (continued)** $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ unless otherwise specified Figure 13. $dV_{OS}$ vs. Output Voltage Figure 14. dV<sub>OS</sub> vs. Output Voltage Figure 15. CMRR vs. Frequency FREQUENCY (Hz) Figure 16. Output Voltage vs. Sinking Current Figure 17. Output Voltage vs. Sinking Current Figure 18. Output Voltage vs. Sinking Current # **Typical Performance Characteristics (continued)** $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ unless otherwise specified Figure 19. Output Voltage vs. Sourcing Current Figure 20. Output Voltage vs. Sourcing Current Figure 21. Output Voltage vs. Sourcing Current Figure 22. Noise Voltage vs. Frequency Figure 23. Noise Current vs. Frequency Figure 24. NF vs. Source Resistance # **Typical Performance Characteristics (continued)** $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ unless otherwise specified Figure 25. Gain and Phase vs. Frequency Figure 26. Gain and Phase vs. Frequency Figure 27. Gain and Phase vs. Frequency Figure 28. GBW vs. Supply Voltage at 20 kHz Submit Documentation Feedback Copyright © 2000–2014, Texas Instruments Incorporated # 7 Application and Implementation #### 7.1 Application Information The LM6132 brings a new level of ease of use to op amp system design. Greater than rail-to-rail input voltage eliminates concern over exceeding the common-mode voltage range. Rail-to-rail output swing provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages. The high gain-bandwidth with low supply current opens new battery powered applications, where high power consumption previously reduced battery life to unacceptable levels. To take advantage of these features, some ideas should be kept in mind, which are outlined in subsequent sections. #### 7.2 Enhanced Slew Rate Unlike most bipolar op amps, the unique phase reversal prevention/speed-up circuit in the input stage eliminates phase reversal and allows the slew rate to be a function of the input signal amplitude. Figure 30 shows how excess input signal is routed around the input collector-base junctions directly to the current mirrors. The LM6132/34 input stage converts the input voltage change to a current change. This current change drives the current mirrors through the collectors of Q1–Q2, Q3–Q4 when the input levels are normal. If the input signal exceeds the slew rate of the input stage and the differential input voltage rises above a diode drop, the excess signal bypasses the normal input transistors, (Q1–Q4), and is routed in correct phase through the two additional transistors, (Q5, Q6), directly into the current mirrors. The rerouting of excess signal allows the slew-rate to increase by a factor of 10 to 1 or more. (See Figure 29). As the overdrive increases, the op amp reacts better than a conventional op amp. Large fast pulses will raise the slew rate to around 25V to 30 V/µs. Figure 29. Slew Rate vs. Differential $V_{IN}$ $V_S = \pm 12V$ This effect is most noticeable at higher supply voltages and lower gains where incoming signals are likely to be large. This speed-up action adds stability to the system when driving large capacitive loads. #### **Enhanced Slew Rate (continued)** #### 7.2.1 Driving Capacitive Loads Capacitive loads decrease the phase margin of all op amps. This is caused by the output resistance of the amplifier and the load capacitance forming an R-C phase lag network. This can lead to overshoot, ringing and oscillation. Slew rate limiting can also cause additional lag. Most op amps with a fixed maximum slew-rate will lag further and further behind when driving capacitive loads even though the differential input voltage raises. With the LM6132, the lag causes the slew rate to raise. The increased slew-rate keeps the output following the input much better. This effectively reduces phase lag. After the output has caught up with the input, the differential input voltage drops down and the amplifier settles rapidly. Figure 30. Internal Block Diagram Submit Documentation Feedback #### **Enhanced Slew Rate (continued)** These features allow the LM6132 to drive capacitive loads as large as 500 pF at unity gain and not oscillate. The scope photos (Figure 31 and Figure 32) show the LM6132 driving a 500 pF load. In Figure 31, the lower trace is with no capacitive load and the upper trace is with a 500 pF load. Here we are operating on $\pm 12V$ supplies with a 20 $V_{PP}$ pulse. Excellent response is obtained with a $C_f$ of 39 pF. In Figure 32, the supplies have been reduced to $\pm 2.5V$ , the pulse is 4 $V_{PP}$ and $C_F$ is 39 pF. The best value for the compensation capacitor should be established after the board layout is finished because the value is dependent on board stray capacity, the value of the feedback resistor, the closed loop gain and, to some extent, the supply voltage. Another effect that is common to all op amps is the phase shift caused by the feedback resistor and the input capacitance. This phase shift also reduces phase margin. This effect is taken care of at the same time as the effect of the capacitive load when the capacitor is placed across the feedback resistor. The circuit shown in Figure 33 was used for Figure 31 and Figure 32. Figure 31. Twenty-Volt Step Response: with Cap Load (Top Trace) without Cap Load (Bottom Trace) Figure 32. Four-Volt Step Response: with Cap Load (Top Trace) without Cap Load (Bottom Trace) Copyright © 2000–2014, Texas Instruments Incorporated Submit Documentation Feedback #### **Enhanced Slew Rate (continued)** Figure 33. Cap Load Test Circuit Figure 34 shows a method for compensating for load capacitance ( $C_O$ ) effects by adding both an isolation resistor $R_O$ at the output and a feedback capacitor $C_F$ directly between the output and the inverting input pin. Feedback capacitor $C_F$ compensates for the pole introduced by $R_O$ and $C_O$ , minimizing ringing in the output waveform while the feedback resistor $R_F$ compensates for dc inaccuracies introduced by $R_O$ . Depending on the size of the load capacitance, the value of $R_O$ typically chosen to be between 100 $\Omega$ to 1 k $\Omega$ . Figure 34. Capacitive Loading Compensation Technique #### 7.3 Typical Applications #### 7.3.1 Three Op Amp Instrumentation Amp with Rail-to-Rail Input and Output Using the LM6134, a 3 op amp instrumentation amplifier with rail-to-rail inputs and rail to rail output can be made. These features make these instrumentation amplifiers ideal for single supply systems. Some manufacturers use a precision voltage divider array of 5 resistors to divide the common-mode voltage to get an input range of rail-to-rail or greater. The problem with this method is that it also divides the signal, so to even get unity gain, the amplifier must be run at high closed loop gains. This raises the noise and drift by the internal gain factor and lowers the input impedance. Any mismatch in these precision resistors reduces the CMR as well. Using the LM6134, all of these problems are eliminated. In this example, amplifiers A and B act as buffers to the differential stage (Figure 35). These buffers assure that the input impedance is over 100 $M\Omega$ and they eliminate the requirement for precision matched resistors in the input stage. They also assure that the difference amp is driven from a voltage source. This is necessary to maintain the CMR set by the matching of R1–R2 with R3–R4. Figure 35. Instrumentation Amplifier #### 7.3.2 Flat Panel Display Buffering Three features of the LM6132/34 make it a superb choice for TFT LCD applications. First, its low current draw (360 µA per amplifier at 5 V) makes it an ideal choice for battery powered applications such as in laptop computers. Second, since the device operates down to 2.7 V, it is a natural choice for next generation 3V TFT panels. Last, but not least, the large capacitive drive capability of the LM6132 comes in very handy in driving highly capacitive loads that are characteristic of LCD display drivers. The large capacitive drive capability of the LM6132/34 allows it to be used as buffers for the gamma correction reference voltage inputs of resistor-DAC type column (Source) drivers in TFT LCD panels. This amplifier is also useful for buffering only the center reference voltage input of Capacitor-DAC type column (Source) drivers such as the LMC750X series. Since for VGA and SVGA displays, the buffered voltages must settle within approximately 4 $\mu$ s, the well known technique of using a small isolation resistor in series with the amplifier's output very effectively dampens the ringing at the output. With its wide supply voltage range of 2.7 V to 24 V, the LM6132/34 can be used for a diverse range of applications. The system designer is thus able to choose a single device type that serves many sub-circuits in the system, eliminating the need to specify multiple devices in the bill of materials. Along with its sister parts, the LM6142 and LM6152 that have the same wide supply voltage capability, choice of the LM6132 in a design eliminates the need to search for multiple sources for new designs. Submit Documentation Feedback ## 8 Device and Documentation Support #### 8.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 1. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |--------|----------------|--------------|---------------------|---------------------|---------------------| | LM6132 | Click here | Click here | Click here | Click here | Click here | | LM6134 | Click here | Click here | Click here | Click here | Click here | #### 8.2 Trademarks All trademarks are the property of their respective owners. #### 8.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 8.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 9 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback www.ti.com 14-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | LM6132AIM/NOPB | Obsolete | Production | SOIC (D) 8 | | - | Call TI | Call TI | -40 to 85 | LM61<br>32AIM | | LM6132AIMX/NOPB | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>32AIM | | LM6132AIMX/NOPB.Z | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>32AIM | | LM6132BIMX/NOPB | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>32BIM | | LM6132BIMX/NOPB.Z | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>32BIM | | LM6132BIN/NOPB | Active | Production | PDIP (P) 8 | 40 TUBE | Yes | NIPDAU | Level-1-NA-UNLIM | -40 to 85 | LM6132<br>BIN | | LM6132BIN/NOPB.Z | Active | Production | PDIP (P) 8 | 40 TUBE | Yes | NIPDAU | Level-1-NA-UNLIM | -40 to 85 | LM6132<br>BIN | | LM6134AIM/NOPB | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | LM6134AIM | | LM6134AIMX/NOPB | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM6134AIM | | LM6134AIMX/NOPB.Z | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM6134AIM | | LM6134BIM/NOPB | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | LM6134BIM | | LM6134BIMX/NOPB | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM6134BIM | | LM6134BIMX/NOPB.Z | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | LM6134BIM | | LM6134BIN/NOPB | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | Level-1-NA-UNLIM | -40 to 85 | LM6134BIN | | LM6134BIN/NOPB.Z | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | Level-1-NA-UNLIM | -40 to 85 | LM6134BIN | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. # PACKAGE OPTION ADDENDUM www.ti.com 14-May-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM6132AIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM6132BIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM6134AIMX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LM6134BIMX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | www.ti.com 13-May-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM6132AIMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM6132BIMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM6134AIMX/NOPB | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 35.0 | | LM6134BIMX/NOPB | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | LM6132BIN/NOPB | Р | PDIP | 8 | 40 | 502 | 14 | 11938 | 4.32 | | LM6132BIN/NOPB.Z | Р | PDIP | 8 | 40 | 502 | 14 | 11938 | 4.32 | | LM6134BIN/NOPB | N | PDIP | 14 | 25 | 502 | 14 | 11938 | 4.32 | | LM6134BIN/NOPB.Z | N | PDIP | 14 | 25 | 502 | 14 | 11938 | 4.32 | #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated